WO2008116230A2 - Side stacking apparatus and method - Google Patents

Side stacking apparatus and method Download PDF

Info

Publication number
WO2008116230A2
WO2008116230A2 PCT/US2008/064136 US2008064136W WO2008116230A2 WO 2008116230 A2 WO2008116230 A2 WO 2008116230A2 US 2008064136 W US2008064136 W US 2008064136W WO 2008116230 A2 WO2008116230 A2 WO 2008116230A2
Authority
WO
WIPO (PCT)
Prior art keywords
module
ics
stack
connection
passive element
Prior art date
Application number
PCT/US2008/064136
Other languages
French (fr)
Other versions
WO2008116230A3 (en
Inventor
John Trezza
Original Assignee
Cufer Asset Ltd. L.L.C.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Cufer Asset Ltd. L.L.C. filed Critical Cufer Asset Ltd. L.L.C.
Priority to JP2009554797A priority Critical patent/JP2011521437A/en
Priority to CN200880009023A priority patent/CN101689544A/en
Priority to KR1020097021563A priority patent/KR20100137344A/en
Publication of WO2008116230A2 publication Critical patent/WO2008116230A2/en
Publication of WO2008116230A3 publication Critical patent/WO2008116230A3/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0657Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L24/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0652Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next and on each other, i.e. mixed assemblies
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L2224/23Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
    • H01L2224/24Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
    • H01L2224/241Disposition
    • H01L2224/24151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/24221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/24225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/24227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the HDI interconnect not connecting to the same level of the item at which the semiconductor or solid-state body is mounted, e.g. the semiconductor or solid-state body being mounted in a cavity or on a protrusion of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/818Bonding techniques
    • H01L2224/81801Soldering or alloying
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06513Bump or bump-like direct electrical connections between devices, e.g. flip-chip connection, solder bumps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06527Special adaptation of electrical connections, e.g. rewiring, engineering changes, pressure contacts, layout
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06551Conductive connections on the side of the device
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06572Auxiliary carrier between devices, the carrier having an electrical connection structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06575Auxiliary carrier between devices, the carrier having no electrical connection structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5387Flexible insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01047Silver [Ag]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01075Rhenium [Re]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/30105Capacitance

Definitions

  • the present invention relates to semiconductors and, more particularly, to stacking of device-bearing semiconductors.
  • ICs whether chips or dies (hereafter “ICs”) that avoids the requirement of using purely passive ancillary elements like mini circuit boards, interposers or flexible circuits.
  • One aspect involves a module that has at least two ICs electrically and physically connected to each other such that they lie in different planes and are arranged as a first stack of ICs, a third IC electrically and physically connected to at least one of the at least two ICs, wherein the third IC is off plane from both of the at least two ICs, and at least one electrical connection exists between the third IC and the at least one of the at least two ICs.
  • This electrical connection can be a post an penetration connection or some other form of connection.
  • FIGS. 1 through 4 illustrate, in overly simplified form, a first generic example of the approach
  • FIG. 5 illustrates, in overly simplified form, one example of a module where the chips include a mixture of rigid posts and malleable contacts;
  • FIG. 6 illustrates, in overly simplified form, how one or more of the ICs can include additional features to augment the approach
  • FIGS. 7 through 10 illustrate, in overly simplified form, a variant of the approach of FIGS. 1 through 4;
  • FIG. 1 IA through 1 IH illustrate, in simplified form, various IC shapes suitable for use with the approach described herein;
  • FIG. 12 illustrates, in overly simplified form, a module where the ICs that are bridged to each other have a commonly aligned edge
  • FIG. 13 illustrates, in overly simplified form, a module where the ICs that are bridged to each other are offset from each other;
  • FIGS. 14 through 17 illustrate, in overly simplified form, some example modules employing the approach described herein;
  • FIG. 18 and FIG. 19 illustrate, in overly simplified form, how the approach described herein can be used with conventional passive elements.
  • our approach can leverage a solder connection or a post and penetration type connection as well as the various attachment approaches in the above- incorporated applications, like a well or reverse well approach, to facilitate attaching of one element to another element, irrespective of whether each is a chip, die, or passive element such as a re-direction layered ("RDL") element or even an interposer or flexible circuitry on a ribbon- like material.
  • RDL re-direction layered
  • our approach removes an orientation limit present in the conventional approach of vertically stacking chips in parallel planes. With our approach, the stacking can occur in substantially perpendicular as well as parallel planes.
  • FIGS. 1 through 4 illustrate a first generic example of the approach.
  • a module 100 made up of multiple ICs have been configured to be stacked on each other, for example, in the manner of the aforementioned applications or some other manner.
  • FIG. 1 shows, in overly simplified form, a cross section of four ICs 102, 104, 106, 108 that are both physically and optionally electrically connected to each other in a stack. This can be done using a post and penetration approach, a solder process, an epoxy, spin on glass, photoresist or other adhesive material whether conductive or not.
  • the ICs can be temporarily held in a stacked arrangement (for example, by tooling or even via gravity) with a subsequent process being used to permanently maintain the stacked arrangement through mechanical and/or electrical connection to one or more elements that are connected off plane to the stack.
  • IC-to-IC connections are not shown, but should be presumed to exist as required. Such connections could be between the ICs as well as, optionally, on the bottom of the lowest IC 102 and/or the top of the uppermost IC 108.
  • some of the ICs include connection points 1 10, and are shown, that are located near the periphery of the ICs.
  • connection points 110 can be located directly at, for example, a contact pad, or can be located on a connection trace that extends between two or more locations or simply reroutes a connection point to the periphery of the IC.
  • each of these connection points 110 is configured as a malleable contact of a post and penetration connection as described in each of incorporated U.S. Patent Applications, Serial Nos.
  • FIG. 2 illustrates, in overly simplified form, a side view of a further IC 200 that is configured to interconnect with the IC stack 100 of FIG. 1.
  • this IC 200 includes a series of outwardly-extending posts 112 that are configured as rigid contacts and positioned to both align and mate with their respective malleable contacts at the connection points 110.
  • numerous rigid posts are described in detail in the above- incorporated U.S. Patent Applications.
  • FIG. 3 illustrates, in overly simplified form, the stack of ICs 100 of FIG. 1 and the
  • the IC 200 of FIG. 2 immediately before joining them together to form a module.
  • the IC 200 is now substantially perpendicular to the stack of ICs 100 and the posts 112 are aligned with their malleable counterparts 302
  • the ICs in the stack 100 and the IC 200 need not be absolutely perpendicular.
  • the ICs in the stack 100 also need not be in perfect alignment with each other. Instead, the connections can tolerate as much offset as the contact size and post length allows.
  • perpendicular and substantially perpendicular should be understood to be identical in meaning and used interchangeably with each other, with the meaning being simply as close to perpendicular as is necessary to effect the desired connections which, as will be understood from one of the examples below, can actually be a substantial deviation from a mathematical definition of perpendicular (i.e. 90°).
  • perpendicular i.e. 90°
  • off plane will sometimes be used herein to generically refer to an IC that is substantially perpendicular to another IC.
  • the use of a tight-geometry post and penetration, covalent bonding, metal-to-metal fusion or other close-fit connection processes allow the individual ICs 102, 104, 106, 108 to be stacked much closer together and the individual ICs to be thinned very small so that the structure or structural support can be provided by one or more off plane pieces, for example, the IC 200 and the overall height of the stack can be far shorter than if an interposer were used.
  • two ICs in a stack can be spaced apart from each other by lOO ⁇ m or less and an off plane IC can be connected to it and, itself, be spaced from one or both of the ICs by lOO ⁇ m or less.
  • the height of a stack of four chips could be slightly more than lOO ⁇ m.
  • ICs could even be thinned so that an off plane IC with post and penetration connections on a 5 ⁇ m pitch would result in a stack that is slightly more than 20 ⁇ m high.
  • each of the interposers would likely be lOO ⁇ m thick.
  • the resultant stack involving the interposers would be many times thicker and include half the number of ICs of the stack 100.
  • connections 112 on the IC are then brought into contact forming the connection between the IC 200 and the stack 100. If post and penetration connections are used, then the connections 112 would be posts which connect, under the appropriate pressure, with the corresponding malleable contacts 302 thereby forming the post and penetration connection between the IC 200 and the stack 100, as shown in FIG. 4.
  • the off plane element can, itself, be an integrated circuit bearing chip (or a portion thereof) or can be a passive element (whether rigid or flexible) or some other element, for example, a packaging element that contains RDLs but no circuitry.
  • the off plane pieces are described as ICs, it should be understood that the term "ICs" herein are not restricted to integrated circuits but could instead be (and are intended to encompass) any of the above passive elements as well.
  • the post and penetration connection can optionally be augmented by use of our tack and fuse process, which is described in detail in the above-incorporated U.S. Patent Applications.
  • a tack connection can be used to initially join the chips in a non-permanent connection.
  • the chips can undergo a fuse process to make the connections "permanent.”
  • a fuse process can be used without the tack process, although this will directly make the connections permanent.
  • a reflowable material like a solder could be substituted for the malleable material if a barrier is used to confine the molten solder and prevent it from causing an undesirable short with another connection.
  • this "barrier" approach can involve use of a well, such as described in the above-incorporated applications, or some other physical wall that is part of, applied to or formed on the IC.
  • connection components 110, 1 12 were a pure metal like copper or pure oxide
  • a metal-to-metal in this example, copper-to-copper fusion or covalent bonding process, respectively, could be used to similar effect - the former being used if an electrically conductive bond is required.
  • these processes do not have any penetration, they are less amenable to off plane connections where exact connection surfaces of the pieces to be joined deviate from parallel.
  • the formation of the stack of ICs can occur before, or concurrent with, the attachment of the perpendicular IC.
  • different implementations can place the malleable or other type of contacts 302 on a perpendicular IC and the posts 112 on the mating ICs.
  • still other implementations can have any one or more of the ICs each include a mixture of different contact types such as, for example, rigid posts 112 and malleable contacts 302 such as shown in the stack 500 of FIG. 5.
  • one or more of the ICs 602, 604, 606, 608, 610 in a module 600 can include a feature 612 that, depending upon the particular instance, can be formed on the IC or formed separately and attached to the IC.
  • the particular feature can be formed through use of a known etching technique on the IC or formed separately from some other appropriate material, be it a plastic, ceramic, semiconductor, deposited metal or other material.
  • the feature can thus serve as a spacer to maintain or define a minimum separation between the IC and some other IC, act as an alignment element 614 itself or in a mating fashion with another feature 616, or serve some other purpose for the particular application.
  • a "standoff” can be created directly under a malleable or solder contact to create a minimum and reproducible spacing between adjacent pieces in a stack or between an off plane IC and a stack.
  • FIGS. 7 through 10 illustrate, in overly simplified form, a variant of the approach of FIGS. 1 through 4 in order to illustrate why "perpendicular,” as that term is used herein includes a substantial deviation from the mathematical definition of perpendicular bearing in mind that the figures contained herein are not to scale and, in fact, the scale is grossly distorted. Nevertheless, this distortion helps to more clearly illustrate the concept.
  • FIG. 7 illustrates, in overly simplified form, a portion 700 of a stack of ICs 702 having malleable contacts 302 at the periphery in which there is substantial misalignment moving from IC to IC in the stack.
  • the misalignment of the ICs is within the length tolerance of the length of the rigid posts 112 on another IC 710 that that will be joined to the stack 700.
  • an off plane IC such as shown in FIG. 8, can still be attached to the stack of ICs via its posts.
  • FIG. 9 illustrates, in overly simplified form, the intended off plane IC 710 of FIG. 8 and the stack 700 of FIG. 7 immediately before joining them together.
  • FIG. 9 illustrates, in overly simplified form, the intended off plane IC 710 of FIG. 8 and the stack 700 of FIG. 7 immediately before joining them together.
  • the module 1000 illustrates, in overly simplified form, the module 1000 created after the off plane IC 710 has been brought into alignment and the posts 112 of the off plane IC have penetrated their respective malleable contacts 302 on the IC stack 700 forming an electrical connection among the off plane IC 710 and the IC stack 700.
  • the post can be configured in the manner they would if it was to be joined to an aligned stack.
  • the spacing between post may have to be adjusted prior to formation or through rerouting to account for the deviation.
  • 1 IA through 1 IH for example, ICs of triangular, other quadrilateral, hexagonal, octagonal, or even irregular shapes can be used, the limiting factor now being the ability to dice those shapes from a wafer or otherwise saw, cut or create them.
  • the off plane IC can be used to bridge ICs so as to provide a more direct connection between them while bypassing one or more ICs that are located in between them.
  • This approach is illustrated, in overly simplified form, in FIG. 12 where the ICs that are bridged to each other 1202, 1204, 1210, 1212 have a commonly aligned edge 1216 and in FIG. 13 where the ICs 1302, 1306, 1308 that are bridged to each other are offset from each other (i.e. their pertinent edges 1312, 1314, 1316, 1318 are not commonly aligned).
  • FIGS. 14 through 17 illustrate, in overly simplified form, some example modules
  • connections between ICs include one or more of a post and penetration connection, a confined solder connection, a metal-to-metal fusion connection and/or a covalent bonding connection.
  • 1404, 1406, 1408 are have an off plane IC 1410 connected to them on the left side and three of the ICs 1404, 1406, 1408 in the stack also have an off plane IC 1412 on their right side.
  • a further IC 1414 bridges the ICs 1402, 1404, 1406, 1408 in the stack on the front side.
  • a more complex module 1600 arrangement has a stack of multiple octagonal ICs 1602 (only one of which is visible in this view) having a stack of three ICs 1604, 1606 on either side, a single IC 1608 on the upper face and a single IC 1610 on the lower face that also bridges the stacks on either side to each other.
  • the trapezoidal stack 1702 has a stack 1708 of varying size ICs on its left side which, in turn has a two IC stack 1710 bridging the lower two ICs 1712, 1714 to the upper two ICs 1716, 1718.
  • any IC can be an off plane IC with respect to a particular stack while also being part of a stack itself and even having an off plane IC connected to it or another one or more ICs in its stack.
  • FIG. 18 and FIG. 19 illustrate, in overly simplified form, how the approach described herein can be used with conventional passive elements such as an element configured with an RDL as well as interposers or flex circuitry.
  • a module 1800 is made up of complex stack of ICs and also includes a passive element 1802, in this case flex circuitry, that interconnects a connection point 1804 between the middle two ICs 1806, 1808 in the vertical stack with a connection point 1810 of the lower IC 1812 at the rightmost extreme of the module and partially wraps around a portion of the module.
  • the passive element is configured so that conventional ICs 1814, 1816, 1818 can be connected to it using conventional techniques, such as, for example, the ball grid arrays 1820 on the three chips located above the top of the passive element 1802.
  • a module 1900 is made up of a stack of four vertically stacked ICs 1902, 1904, 1906, 1908.
  • the module 1900 includes a passive element 1910, in this case an interposer that has rigid posts on one face so that it can form post and penetration interconnections with the stacked ICs 1902, 1904, 1906, 1908 and conventional connections 1912 on its other face where a conventional IC 1914 is connected in a known manner.
  • the passive elements 1802, 1910 of FIG. 18 or of FIG. 19 can optionally include, in the case of the passive element 1802 of FIG. 18 a rigid portion, or, in the case of the passive element 1910 of FIG.
  • the passive element for example the passive element 1802 of FIG. 18 could include a connection that joins to the stack, by way of example, at the connection point 1822 between the two upper and rightmost chips 1824, 1826 or at another connection point between the two upper leftmost chips 1808, 1830.

Abstract

A module (100) has at least two ICs (102, 104, 106, 108) connected to each other such that they lie in different planes and are arranged as a first stack of ICs, a third IC (200) is connected to at least one of the at least two ICs, wherein the third IC is off plane from both of the at least two ICs.

Description

TITLE
SIDE STACKING APPARATUS AND METHOD FEELD OF THE INVENTION
[0001] The present invention relates to semiconductors and, more particularly, to stacking of device-bearing semiconductors.
BACKGROUND
[0003] For some time now, there has been a desire to increase the number of devices that can occupy a particular area on a circuit board in order to reduce the overall circuit board size. One of the ways that entities have approached doing so is by stacking packaged chips on top of one another. This is typically accomplished by use of an ancillary element, for example, a mini "circuit board" or "interposer" that two or more chips can connect to, or through use of flexible circuitry on a ribbon-like material that can wrap over or around one or more chips to effect the same result. These approaches connect to the chips from the top surfaces (i.e. at the points of connection) so the connecting material or interposer is parallel to the chips themselves. These two approaches achieve a smaller footprint, but do so at the expense of, for example added parasitic capacitance, noise or both. Moreover, such elements are always passive elements in that they cannot themselves include integrated circuit devices.
[0004] Thus, there is a need in the art for a better way of stacked packaging that does not require the use of such ancillary elements, is not restricted by the geometries and limited connectivity of the above approaches, or both.
SUMMARY OF THE INVENTION
[0005] We have devised a way of creating denser packages of stacked integrated circuits
("ICs") (whether chips or dies) (hereafter "ICs") that avoids the requirement of using purely passive ancillary elements like mini circuit boards, interposers or flexible circuits.
[0006] Advantageously, although the approaches herein avoid the above requirement, they are fully compatible with the techniques described above and thus provide benefits and advantages over and above such techniques, even where an ancillary element approach is used.
[0007] One aspect involves a module that has at least two ICs electrically and physically connected to each other such that they lie in different planes and are arranged as a first stack of ICs, a third IC electrically and physically connected to at least one of the at least two ICs, wherein the third IC is off plane from both of the at least two ICs, and at least one electrical connection exists between the third IC and the at least one of the at least two ICs. This electrical connection can be a post an penetration connection or some other form of connection.
[0008] The advantages and features described herein are a few of the many advantages and features available from representative embodiments and are presented only to assist in understanding the invention. It should be understood that they are not to be considered limitations on the invention as defined by the claims, or limitations on equivalents to the claims. For instance, some of these advantages are mutually contradictory, in that they cannot be simultaneously present in a single embodiment. Similarly, some advantages are applicable to one aspect of the invention, and inapplicable to others. Thus, this summary of features and advantages should not be considered dispositive in determining equivalence. Additional features and advantages of the invention will become apparent in the following description, from the drawings, and from the claims.
BRIEF DESCRIPTION OF THE DRAWINGS
[0009] FIGS. 1 through 4 illustrate, in overly simplified form, a first generic example of the approach;
[0010] FIG. 5 illustrates, in overly simplified form, one example of a module where the chips include a mixture of rigid posts and malleable contacts;
[0011] FIG. 6 illustrates, in overly simplified form, how one or more of the ICs can include additional features to augment the approach;
[0012] FIGS. 7 through 10 illustrate, in overly simplified form, a variant of the approach of FIGS. 1 through 4;
[0013] FIG. 1 IA through 1 IH illustrate, in simplified form, various IC shapes suitable for use with the approach described herein;
[0014] FIG. 12 illustrates, in overly simplified form, a module where the ICs that are bridged to each other have a commonly aligned edge;
[0015] FIG. 13 illustrates, in overly simplified form, a module where the ICs that are bridged to each other are offset from each other; [0016] FIGS. 14 through 17 illustrate, in overly simplified form, some example modules employing the approach described herein; and
[0017] FIG. 18 and FIG. 19 illustrate, in overly simplified form, how the approach described herein can be used with conventional passive elements.
DETAILED DESCRIPTION
[0018] U.S. Patent Applications, Serial Nos. 11/329,481, 1 1/329,506, 11/329,539,
11/329,540, 11/329,556, 11/329,557, 11/329,558, 11/329,574, 11/329,575, 11/329,576, 11/329,873, 11/329,874, 11/329,875, 11/329,883, 11/329,885, 11/329,886, 11/329,887, 1 1/329,952, 11/329,953, 11/329,955, 1 1/330,011 and 11/422,551, incorporated herein by reference, describe various techniques for forming small, deep vias in, and electrical contacts for, semiconductor wafers. Our techniques allow for via densities and placement that was previously unachievable and can be performed on a chip, die or wafer scale. Moreover, our techniques allow for more flexible approaches stacking of chips to reduce the footprint occupied by chips relative to a simply coplanar arrangement of the same chips.
[0019] Specifically, our approach can leverage a solder connection or a post and penetration type connection as well as the various attachment approaches in the above- incorporated applications, like a well or reverse well approach, to facilitate attaching of one element to another element, irrespective of whether each is a chip, die, or passive element such as a re-direction layered ("RDL") element or even an interposer or flexible circuitry on a ribbon- like material. [0020] Moreover, our approach removes an orientation limit present in the conventional approach of vertically stacking chips in parallel planes. With our approach, the stacking can occur in substantially perpendicular as well as parallel planes.
[0021] The approach is described by way of a few examples wherein those examples generically illustrate a much broader scope due to the limitless number of variations that can be created.
[0022] FIGS. 1 through 4 illustrate a first generic example of the approach. With this example, a module 100 made up of multiple ICs have been configured to be stacked on each other, for example, in the manner of the aforementioned applications or some other manner. For purposes of illustration, FIG. 1 shows, in overly simplified form, a cross section of four ICs 102, 104, 106, 108 that are both physically and optionally electrically connected to each other in a stack. This can be done using a post and penetration approach, a solder process, an epoxy, spin on glass, photoresist or other adhesive material whether conductive or not. Alternatively, the ICs can be temporarily held in a stacked arrangement (for example, by tooling or even via gravity) with a subsequent process being used to permanently maintain the stacked arrangement through mechanical and/or electrical connection to one or more elements that are connected off plane to the stack. For purposes of illustration most of the IC-to-IC connections are not shown, but should be presumed to exist as required. Such connections could be between the ICs as well as, optionally, on the bottom of the lowest IC 102 and/or the top of the uppermost IC 108. In addition to those connections, some of the ICs include connection points 1 10, and are shown, that are located near the periphery of the ICs. Depending upon the specific IC, the connection points 110 can be located directly at, for example, a contact pad, or can be located on a connection trace that extends between two or more locations or simply reroutes a connection point to the periphery of the IC. For purposes of illustration, each of these connection points 110 is configured as a malleable contact of a post and penetration connection as described in each of incorporated U.S. Patent Applications, Serial Nos. 11/329,481, 11/329,506, 11/329,539, 11/329,540, 11/329,556, 11/329,557, 11/329,558, 11/329,574, 11/329,575, 11/329,576, 11/329,873, 11/329,874, 11/329,875, 11/329,883, 11/329,885, 11/329,886, 11/329,887, 11/329,952, 11/329,953, 11/329,955, 11/330,011 and 11/422,551, and may also be used to also establish a post and penetration connection with a post 112 of another IC in the stack, such as shown in FIG. 1.
[0023] FIG. 2 illustrates, in overly simplified form, a side view of a further IC 200 that is configured to interconnect with the IC stack 100 of FIG. 1. As shown, this IC 200 includes a series of outwardly-extending posts 112 that are configured as rigid contacts and positioned to both align and mate with their respective malleable contacts at the connection points 110. As with the malleable contacts, numerous rigid posts are described in detail in the above- incorporated U.S. Patent Applications.
[0024] FIG. 3 illustrates, in overly simplified form, the stack of ICs 100 of FIG. 1 and the
IC 200 of FIG. 2 immediately before joining them together to form a module. As can be seen, the IC 200 is now substantially perpendicular to the stack of ICs 100 and the posts 112 are aligned with their malleable counterparts 302 Note that, advantageously, if a post and penetration-type connection is used, the ICs in the stack 100 and the IC 200 need not be absolutely perpendicular. In fact, the ICs in the stack 100 also need not be in perfect alignment with each other. Instead, the connections can tolerate as much offset as the contact size and post length allows. Thus, as used herein the terms perpendicular and substantially perpendicular should be understood to be identical in meaning and used interchangeably with each other, with the meaning being simply as close to perpendicular as is necessary to effect the desired connections which, as will be understood from one of the examples below, can actually be a substantial deviation from a mathematical definition of perpendicular (i.e. 90°). For convenience, the term "off plane" will sometimes be used herein to generically refer to an IC that is substantially perpendicular to another IC. In addition, the use of a tight-geometry post and penetration, covalent bonding, metal-to-metal fusion or other close-fit connection processes allow the individual ICs 102, 104, 106, 108 to be stacked much closer together and the individual ICs to be thinned very small so that the structure or structural support can be provided by one or more off plane pieces, for example, the IC 200 and the overall height of the stack can be far shorter than if an interposer were used. In fact, through use of the approach described herein two ICs in a stack can be spaced apart from each other by lOOμm or less and an off plane IC can be connected to it and, itself, be spaced from one or both of the ICs by lOOμm or less. For example, with highly thinned ICs and post and penetration connections on the off plane IC on pitches of 25μm, the height of a stack of four chips could be slightly more than lOOμm. ICs could even be thinned so that an off plane IC with post and penetration connections on a 5μm pitch would result in a stack that is slightly more than 20μm high. In contrast, with a traditional interposer, if such interposers were substituted for two of the ICs 104, 108, each of the interposers would likely be lOOμm thick. Thus, the resultant stack involving the interposers would be many times thicker and include half the number of ICs of the stack 100.
[0025] The contacts 112 on the IC are then brought into contact forming the connection between the IC 200 and the stack 100. If post and penetration connections are used, then the connections 112 would be posts which connect, under the appropriate pressure, with the corresponding malleable contacts 302 thereby forming the post and penetration connection between the IC 200 and the stack 100, as shown in FIG. 4.
[0026] Depending upon the particular implementation, the off plane element can, itself, be an integrated circuit bearing chip (or a portion thereof) or can be a passive element (whether rigid or flexible) or some other element, for example, a packaging element that contains RDLs but no circuitry. Thus, in the examples that follow, although the off plane pieces are described as ICs, it should be understood that the term "ICs" herein are not restricted to integrated circuits but could instead be (and are intended to encompass) any of the above passive elements as well.
[0027] At this point it should be appreciated that, with some implementations, the post and penetration connection can optionally be augmented by use of our tack and fuse process, which is described in detail in the above-incorporated U.S. Patent Applications. With this approach, a tack connection can be used to initially join the chips in a non-permanent connection. At some point thereafter, the chips can undergo a fuse process to make the connections "permanent." In an alternative optional approach, a fuse process can be used without the tack process, although this will directly make the connections permanent.
[0028] Furthermore, with this off plane stacking approach, in some implementation situations, a reflowable material like a solder could be substituted for the malleable material if a barrier is used to confine the molten solder and prevent it from causing an undesirable short with another connection. Depending upon the implementation, this "barrier" approach can involve use of a well, such as described in the above-incorporated applications, or some other physical wall that is part of, applied to or formed on the IC. Alternatively, for example, if the connection components 110, 1 12 were a pure metal like copper or pure oxide, a metal-to-metal, in this example, copper-to-copper fusion or covalent bonding process, respectively, could be used to similar effect - the former being used if an electrically conductive bond is required. However, since these processes do not have any penetration, they are less amenable to off plane connections where exact connection surfaces of the pieces to be joined deviate from parallel.
[0029] Based upon the foregoing, it should now be understood that this approach can occur on more than one side of a chip stack. Thus, it is possible to connect two or more perpendicular chips to a stack, thereby allowing for mixing of different speed technology chips and shortening connections between chips.
[0030] Depending upon the particular implementation, it should be understood that the formation of the stack of ICs can occur before, or concurrent with, the attachment of the perpendicular IC. Moreover, it should be understood that, while the above example located all of the malleable contacts in the stack of ICs and the rigid posts on the perpendicular IC for purposes of illustration and simplicity, different implementations can place the malleable or other type of contacts 302 on a perpendicular IC and the posts 112 on the mating ICs. Of course, still other implementations can have any one or more of the ICs each include a mixture of different contact types such as, for example, rigid posts 112 and malleable contacts 302 such as shown in the stack 500 of FIG. 5.
[0031] Bearing the above in mind, additional aspects can advantageously be incorporated into the approach. For example, as shown in FIG. 6, one or more of the ICs 602, 604, 606, 608, 610 in a module 600 can include a feature 612 that, depending upon the particular instance, can be formed on the IC or formed separately and attached to the IC. The particular feature can be formed through use of a known etching technique on the IC or formed separately from some other appropriate material, be it a plastic, ceramic, semiconductor, deposited metal or other material. The feature can thus serve as a spacer to maintain or define a minimum separation between the IC and some other IC, act as an alignment element 614 itself or in a mating fashion with another feature 616, or serve some other purpose for the particular application.
[0032] Alternatively and/or optionally, a "standoff can be created directly under a malleable or solder contact to create a minimum and reproducible spacing between adjacent pieces in a stack or between an off plane IC and a stack.
[0033] FIGS. 7 through 10 illustrate, in overly simplified form, a variant of the approach of FIGS. 1 through 4 in order to illustrate why "perpendicular," as that term is used herein includes a substantial deviation from the mathematical definition of perpendicular bearing in mind that the figures contained herein are not to scale and, in fact, the scale is grossly distorted. Nevertheless, this distortion helps to more clearly illustrate the concept.
[0034] FIG. 7 illustrates, in overly simplified form, a portion 700 of a stack of ICs 702 having malleable contacts 302 at the periphery in which there is substantial misalignment moving from IC to IC in the stack. However, in this example implementation, the misalignment of the ICs is within the length tolerance of the length of the rigid posts 112 on another IC 710 that that will be joined to the stack 700. As a result, despite the misalignment, an off plane IC such as shown in FIG. 8, can still be attached to the stack of ICs via its posts. FIG. 9 illustrates, in overly simplified form, the intended off plane IC 710 of FIG. 8 and the stack 700 of FIG. 7 immediately before joining them together. FIG. 10 illustrates, in overly simplified form, the module 1000 created after the off plane IC 710 has been brought into alignment and the posts 112 of the off plane IC have penetrated their respective malleable contacts 302 on the IC stack 700 forming an electrical connection among the off plane IC 710 and the IC stack 700. Note here that, in order for this approach to work, if the deviation among the ICs in the stack is not substantial (i.e. within the tolerance of the posts when configured for an aligned stack of ICs), the post can be configured in the manner they would if it was to be joined to an aligned stack. However, if the stack deviates (intentionally or unintentionally) by more than such an amount, the spacing between post may have to be adjusted prior to formation or through rerouting to account for the deviation.
[0035] At this point it should be mentioned that, although the above examples have used a single off plane IC, the off plane IC could equally be part of an IC stack itself. As a result, it should be appreciated that chip modules can be formed in geometries that go far beyond simple vertical stacking. Moreover, because the above approach provides a way to bring connections closer together by allowing them to reside on different ICs than they otherwise would in a simple coplanar or vertically stacked arrangement, connections can be shortened, different speed ICs can be mixed, and problems like noise and parasitics can be addressed in entirely new ways. Still further, through use of the approach, ICs having shapes (in plan view) other than square or rectangular, such as those representative examples shown in FIG. 1 IA through 1 IH, for example, ICs of triangular, other quadrilateral, hexagonal, octagonal, or even irregular shapes can be used, the limiting factor now being the ability to dice those shapes from a wafer or otherwise saw, cut or create them.
[0036] Still further, it is to be understood that the off plane IC can be used to bridge ICs so as to provide a more direct connection between them while bypassing one or more ICs that are located in between them. This approach is illustrated, in overly simplified form, in FIG. 12 where the ICs that are bridged to each other 1202, 1204, 1210, 1212 have a commonly aligned edge 1216 and in FIG. 13 where the ICs 1302, 1306, 1308 that are bridged to each other are offset from each other (i.e. their pertinent edges 1312, 1314, 1316, 1318 are not commonly aligned). [0037] FIGS. 14 through 17 illustrate, in overly simplified form, some example modules
1400, 1500, 1600, 1700 employing our approach and the kinds of complex configurations ICs made possible through use of our approach (with the understanding that these examples are purely representative and could never illustrate every possible permutation and combination). As shown in FIGS. 14 through 17, the connections between ICs include one or more of a post and penetration connection, a confined solder connection, a metal-to-metal fusion connection and/or a covalent bonding connection.
[0038] For example, as shown in the module 1400 FIG. 14, a stack of four ICs 1402,
1404, 1406, 1408 are have an off plane IC 1410 connected to them on the left side and three of the ICs 1404, 1406, 1408 in the stack also have an off plane IC 1412 on their right side. In addition, a further IC 1414 bridges the ICs 1402, 1404, 1406, 1408 in the stack on the front side.
[0039] As shown in the module 1500 of FIG. 15, a stack of multiple triangular ICs 1502
(only one of which is visible in this view) each has a stack of three ICs 1504, 1506, 1508 on each of the three side faces of the stack 1502.
[0040] As shown in FIG. 16, a more complex module 1600 arrangement has a stack of multiple octagonal ICs 1602 (only one of which is visible in this view) having a stack of three ICs 1604, 1606 on either side, a single IC 1608 on the upper face and a single IC 1610 on the lower face that also bridges the stacks on either side to each other.
[0041] As shown in the module 1700 of FIG. 17, a stack of multiple trapezoidal ICs 1702
(only one of which is visible in this view) have an off plane stack of ICs 1704 connected to it on the right side and that stack 1704, in turn, has an off plane IC 1706 on its upper surface. In addition, the trapezoidal stack 1702 has a stack 1708 of varying size ICs on its left side which, in turn has a two IC stack 1710 bridging the lower two ICs 1712, 1714 to the upper two ICs 1716, 1718.
[0042] From the modules of FIGS. 14 through 17, it can be seen that any IC can be an off plane IC with respect to a particular stack while also being part of a stack itself and even having an off plane IC connected to it or another one or more ICs in its stack.
[0043] FIG. 18 and FIG. 19 illustrate, in overly simplified form, how the approach described herein can be used with conventional passive elements such as an element configured with an RDL as well as interposers or flex circuitry.
[0044] As shown in FIG. 18, a module 1800 is made up of complex stack of ICs and also includes a passive element 1802, in this case flex circuitry, that interconnects a connection point 1804 between the middle two ICs 1806, 1808 in the vertical stack with a connection point 1810 of the lower IC 1812 at the rightmost extreme of the module and partially wraps around a portion of the module. In addition, the passive element is configured so that conventional ICs 1814, 1816, 1818 can be connected to it using conventional techniques, such as, for example, the ball grid arrays 1820 on the three chips located above the top of the passive element 1802.
[0045] As shown in FIG. 19, a module 1900 is made up of a stack of four vertically stacked ICs 1902, 1904, 1906, 1908. In addition, the module 1900 includes a passive element 1910, in this case an interposer that has rigid posts on one face so that it can form post and penetration interconnections with the stacked ICs 1902, 1904, 1906, 1908 and conventional connections 1912 on its other face where a conventional IC 1914 is connected in a known manner. [0046] Finally, in some implementations, the passive elements 1802, 1910 of FIG. 18 or of FIG. 19 can optionally include, in the case of the passive element 1802 of FIG. 18 a rigid portion, or, in the case of the passive element 1910 of FIG. 19, a flexible portion so that it can be supportive (in the case of the passive element 1802 of FIG. 18) or wrap around more than one side (in the case of the passive element 1910 of FIG. 19) and, optionally, form connections on faces of ICs in addition to on the side of a stack. In such an implementation, the passive element, for example the passive element 1802 of FIG. 18 could include a connection that joins to the stack, by way of example, at the connection point 1822 between the two upper and rightmost chips 1824, 1826 or at another connection point between the two upper leftmost chips 1808, 1830.
[0047] It should thus be understood that this description (including the figures) is only representative of some illustrative embodiments. For the convenience of the reader, the above description has focused on a representative sample of all possible embodiments, a sample that teaches the principles of the invention. The description has not attempted to exhaustively enumerate all possible variations. That alternate embodiments may not have been presented for a specific portion of the invention, or that further undescribed alternate embodiments may be available for a portion, is not to be considered a disclaimer of those alternate embodiments. One of ordinary skill will appreciate that many of those undescribed embodiments incorporate the same principles of the invention and others are equivalent.

Claims

What is claimed is:
1. A module comprising: at least two ICs physically connected to each other such that they lie in different planes and are arranged as a first stack of ICs, the at least two ICs being spaced from each other by a spacing of less than lOOμm; a third IC connected to at least one of the at least two ICs at a point physically located between facing surfaces of the at least two ICs, and wherein the third IC is spaced from the at least two ICs at a distance of no more than lOOμm and off plane from both of the at least two ICs, the third IC electrically connecting to at least one of the at least two ICs at the point.
2. The module of claim 1, wherein the physical connection further comprises: an electrical connection between the at least two ICs.
3. The module of claim 2, wherein: the physical connection between the at least two ICs comprises at least one post and penetration connection forming an electrical connection therebetween.
4. The module of claim 2, wherein: the physical connection comprises any one or more of: a) at least one confined solder connection; b) at least one fusion connection; c) a well-type connection; or d) at least one covalent bond connection.
5. The module of claim 1, wherein: the third IC is a passive element.
6. The module of claim 1, wherein: the third IC is an integrated circuit bearing chip.
7. The module of claim 1, wherein: the at least two ICs each have a commonly aligned edge with each other and wherein the third IC is substantially perpendicular to and connects to the at least two ICs at the commonly aligned edge.
8. The module of claim 7, wherein: the third IC is one IC in a second stack of additional ICs.
9. The module of claim 7 further comprising: a fourth IC that is off plane relative to at least one of the at least two ICs.
10. The module of claim 9, wherein: the fourth IC is off plane relative to the third IC.
11. The module of claim 7, wherein: an IC from among the at least two ICs and the third IC has a polygonal shape, in plan view, that is other than a square shape or a rectangular shape.
12. The module of claim 7, wherein: the third IC bridges between the at least one of the at least two ICs and an additional IC that is separated from the at least one of the at least two ICs by at least one intervening IC, and wherein the third IC is electrically connected to the additional IC by at least one post and penetration connection.
13. The module of claim 7 further comprising: at least one feature on a specified IC of the one or more of the at least two ICs or the third IC located and sized so as to act as a spacer and establish a minimum allowable spacing between the specified IC and some other IC.
14. The module of claim 7 further comprising: at least one contact on a specified IC of the one or more of the at least two ICs or the third IC, the contact being sized so as to act as a spacer and establish a minimum allowable spacing between the specified IC and some other IC.
15. The module of claim 13, wherein: the at least one feature is part of the specified IC.
16. The module of claim 13, wherein: the at least one feature is attached to the specified IC.
17. The module of claim 13, wherein: the at least one feature comprises a bonding agent.
18. The module of claim 17, wherein the bonding agent is a cured resin.
19. The module of claim 1, wherein: the at least two ICs each have a common edge with each other wherein the common edges are offset from each other and wherein the third IC is substantially perpendicular to and connects to the at least two ICs at the common edge.
20. The module of claim 19, wherein: the third IC is one IC in a second stack of ICs.
21. The module of claim 19 further comprising: a fourth IC that is off plane relative to at least one of the at least two ICs.
22. The module of claim 21, wherein: the fourth IC is off plane relative to the third IC.
23. The module of claim 19, wherein: an IC from among the at least two ICs and the third IC has a polygonal shape, in plan view, that is other than a square shape or a rectangular shape.
24. The module of claim 19, wherein: the third IC bridges between the at least one of the at least two ICs and an additional IC that is separated from the at least one of the at least two ICs by at least one intervening IC, and wherein the third IC is electrically connected to the additional IC by at least one post and penetration connection.
25. The module of claim 1, wherein: the third IC is a passive element electrically connecting a specific IC of the module to another specific IC of the module, wherein the passive element is connected to at least one of the specific IC of the module or the other specific IC of the module by at least one post and penetration connection.
26. The module of claim 25, wherein: the passive element comprises a rigid portion.
27. The module of claim 25, wherein: the passive element comprises a flexible portion.
28. The module of claim 27, wherein: the passive element further comprises a rigid portion.
29. The module of claim 27, wherein: the passive element wraps around at least two sides of a stack.
30. A module comprising: a first stack of at least two ICs, a second stack of at least two ICs, the first stack and second stack being off plane with respect to each other, a bridging IC that is off plane with respect to at least one of the first stack or the second stack, the bridging IC being electrically and physically coupled to at least one of the first stack or the second stack using a post and penetration connection.
31. The module of claim 30, wherein: the bridging IC is a passive element.
32. The module of claim 30, wherein: the bridging IC comprises an integrated circuit bearing chip.
PCT/US2008/064136 2007-03-19 2008-05-19 Side stacking apparatus and method WO2008116230A2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
JP2009554797A JP2011521437A (en) 2007-03-19 2008-05-19 Side lamination apparatus and method
CN200880009023A CN101689544A (en) 2007-03-19 2008-05-19 Side stacking apparatus and method
KR1020097021563A KR20100137344A (en) 2007-03-19 2008-05-19 Side stacking apparatus and method

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/688,088 US7687400B2 (en) 2005-06-14 2007-03-19 Side stacking apparatus and method
US11/688,088 2007-03-19

Publications (2)

Publication Number Publication Date
WO2008116230A2 true WO2008116230A2 (en) 2008-09-25
WO2008116230A3 WO2008116230A3 (en) 2008-11-20

Family

ID=39639338

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2008/064136 WO2008116230A2 (en) 2007-03-19 2008-05-19 Side stacking apparatus and method

Country Status (5)

Country Link
US (2) US7687400B2 (en)
JP (1) JP2011521437A (en)
KR (1) KR20100137344A (en)
CN (1) CN101689544A (en)
WO (1) WO2008116230A2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP2457253A1 (en) * 2009-07-22 2012-05-30 Oracle America, Inc. formerly known as Sun Microsystems, Inc. A high-bandwidth ramp-stack chip package

Families Citing this family (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7831151B2 (en) 2001-06-29 2010-11-09 John Trezza Redundant optical device array
US7946331B2 (en) 2005-06-14 2011-05-24 Cufer Asset Ltd. L.L.C. Pin-type chip tooling
US7560813B2 (en) 2005-06-14 2009-07-14 John Trezza Chip-based thermo-stack
US7767493B2 (en) 2005-06-14 2010-08-03 John Trezza Post & penetration interconnection
US7687400B2 (en) 2005-06-14 2010-03-30 John Trezza Side stacking apparatus and method
US7781886B2 (en) 2005-06-14 2010-08-24 John Trezza Electronic chip contact structure
US7786592B2 (en) 2005-06-14 2010-08-31 John Trezza Chip capacitive coupling
US7851348B2 (en) 2005-06-14 2010-12-14 Abhay Misra Routingless chip architecture
US7838997B2 (en) 2005-06-14 2010-11-23 John Trezza Remote chip attachment
US8456015B2 (en) 2005-06-14 2013-06-04 Cufer Asset Ltd. L.L.C. Triaxial through-chip connection
US7687397B2 (en) 2006-06-06 2010-03-30 John Trezza Front-end processed wafer having through-chip connections
US7670874B2 (en) 2007-02-16 2010-03-02 John Trezza Plated pillar package formation
WO2008137511A1 (en) * 2007-05-04 2008-11-13 Crossfire Technologies, Inc. Accessing or interconnecting integrated circuits
US8290319B2 (en) * 2010-08-25 2012-10-16 Oracle America, Inc. Optical communication in a ramp-stack chip package
US20120119345A1 (en) * 2010-11-15 2012-05-17 Cho Sungwon Integrated circuit packaging system with device mount and method of manufacture thereof
US8587088B2 (en) * 2011-02-17 2013-11-19 Apple Inc. Side-mounted controller and methods for making the same
US9082632B2 (en) * 2012-05-10 2015-07-14 Oracle International Corporation Ramp-stack chip package with variable chip spacing
US9136251B2 (en) 2012-06-25 2015-09-15 Intel Corporation Method to enable controlled side chip interconnection for 3D integrated packaging system
US9252148B2 (en) 2014-01-22 2016-02-02 Micron Technology, Inc. Methods and apparatuses with vertical strings of memory cells and support circuitry
CN107994011B (en) * 2016-10-26 2020-06-02 晟碟信息科技(上海)有限公司 Semiconductor package and method of manufacturing the same
MY192051A (en) * 2016-12-29 2022-07-25 Intel Corp Stacked dice systems
CN112018097B (en) * 2020-09-03 2022-09-23 长江存储科技有限责任公司 Semiconductor structure and manufacturing method thereof
US11887908B2 (en) 2021-12-21 2024-01-30 International Business Machines Corporation Electronic package structure with offset stacked chips and top and bottom side cooling lid

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5963793A (en) * 1996-05-29 1999-10-05 Mcnc Microelectronic packaging using arched solder columns
US6451626B1 (en) * 2001-07-27 2002-09-17 Charles W.C. Lin Three-dimensional stacked semiconductor package
US20030042153A1 (en) * 2001-08-31 2003-03-06 Farrar Paul A. Multiple chip stack structure and cooling system
US20030042599A1 (en) * 2001-08-30 2003-03-06 Farrar Paul A. Angeled edge connections for multichip structures
US20060228825A1 (en) * 2005-04-08 2006-10-12 Micron Technology, Inc. Method and system for fabricating semiconductor components with through wire interconnects
US20060278988A1 (en) * 2005-06-14 2006-12-14 John Trezza Profiled contact
US20060289990A1 (en) * 2003-09-03 2006-12-28 Micron Technology, Inc. Apparatus and method for high density multi-chip structures
US7170183B1 (en) * 2005-05-13 2007-01-30 Amkor Technology, Inc. Wafer level stacked package
US20070278641A1 (en) * 2005-06-14 2007-12-06 John Trezza Side Stacking Apparatus and Method

Family Cites Families (271)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3312878A (en) 1965-06-01 1967-04-04 Ibm High speed packaging of miniaturized circuit modules
US3591839A (en) 1969-08-27 1971-07-06 Siliconix Inc Micro-electronic circuit with novel hermetic sealing structure and method of manufacture
US3720309A (en) 1971-12-07 1973-03-13 Teledyne Inc Method and apparatus for sorting semiconductor dice
US4200272A (en) 1978-06-12 1980-04-29 Bcira Holder for irregularly shaped articles
NL8006194A (en) 1980-11-13 1982-06-01 Philips Nv DEVICE FOR SIMULTANEOUS PLACEMENT OF MULTIPLE ELECTRICAL AND / OR ELECTRONIC COMPONENTS ON A PRINTED WIRING PANEL.
US4893174A (en) 1985-07-08 1990-01-09 Hitachi, Ltd. High density integration of semiconductor circuit
US4878611A (en) 1986-05-30 1989-11-07 American Telephone And Telegraph Company, At&T Bell Laboratories Process for controlling solder joint geometry when surface mounting a leadless integrated circuit package on a substrate
US5134460A (en) 1986-08-11 1992-07-28 International Business Machines Corporation Aluminum bump, reworkable bump, and titanium nitride structure for tab bonding
JPH07112041B2 (en) * 1986-12-03 1995-11-29 シャープ株式会社 Method for manufacturing semiconductor device
JPS63258060A (en) 1987-04-15 1988-10-25 Nec Corp Semiconductor memory divice
US5014111A (en) * 1987-12-08 1991-05-07 Matsushita Electric Industrial Co., Ltd. Electrical contact bump and a package provided with the same
US4873205A (en) 1987-12-21 1989-10-10 International Business Machines Corporation Method for providing silicide bridge contact between silicon regions separated by a thin dielectric
US4915494A (en) 1988-07-06 1990-04-10 Harris Corporation Carbon-carbon mirror for space applications
US5089880A (en) 1989-06-07 1992-02-18 Amdahl Corporation Pressurized interconnection system for semiconductor chips
US5179043A (en) 1989-07-14 1993-01-12 The Texas A&M University System Vapor deposited micro heat pipes
US5399898A (en) 1992-07-17 1995-03-21 Lsi Logic Corporation Multi-chip semiconductor arrangements using flip chip dies
US4999077A (en) 1989-08-31 1991-03-12 Xerox Corporation Method of fabricating full width scanning or imaging arrays from subunits
US5236854A (en) 1989-12-11 1993-08-17 Yukio Higaki Compound semiconductor device and method for fabrication thereof
US5089055A (en) 1989-12-12 1992-02-18 Takashi Nakamura Survivable solar power-generating systems for use with spacecraft
JPH0831617B2 (en) 1990-04-18 1996-03-27 三菱電機株式会社 Solar cell and manufacturing method thereof
JP2918307B2 (en) 1990-08-07 1999-07-12 沖電気工業株式会社 Semiconductor storage element
US5166097A (en) 1990-11-26 1992-11-24 The Boeing Company Silicon wafers containing conductive feedthroughs
JPH0817880B2 (en) 1990-11-28 1996-02-28 帝人株式会社 Press cushion material
KR940006696B1 (en) 1991-01-16 1994-07-25 금성일렉트론 주식회사 Manufacturing method of isolation layer of semiconductor device
EP0516866A1 (en) 1991-05-03 1992-12-09 International Business Machines Corporation Modular multilayer interwiring structure
US5308784A (en) 1991-10-02 1994-05-03 Samsung Electronics Co., Ltd. Semiconductor device and method for making the same
US5427834A (en) 1991-10-31 1995-06-27 Idm Enterprises Waterproof textile
US5266912A (en) 1992-08-19 1993-11-30 Micron Technology, Inc. Inherently impedance matched multiple integrated circuit module
US5234149A (en) 1992-08-28 1993-08-10 At&T Bell Laboratories Debondable metallic bonding method
US5334804A (en) 1992-11-17 1994-08-02 Fujitsu Limited Wire interconnect structures for connecting an integrated circuit to a substrate
US5603847A (en) 1993-04-07 1997-02-18 Zycon Corporation Annular circuit components coupled with printed circuit board through-hole
US5600103A (en) 1993-04-16 1997-02-04 Kabushiki Kaisha Toshiba Circuit devices and fabrication method of the same
GB9400384D0 (en) 1994-01-11 1994-03-09 Inmos Ltd Circuit connection in an electrical assembly
US5470787A (en) 1994-05-02 1995-11-28 Motorola, Inc. Semiconductor device solder bump having intrinsic potential for forming an extended eutectic region and method for making and using the same
JPH0837395A (en) 1994-07-21 1996-02-06 Matsushita Electric Ind Co Ltd Device and method for supplying semiconductor chip
US5523628A (en) 1994-08-05 1996-06-04 Hughes Aircraft Company Apparatus and method for protecting metal bumped integrated circuit chips during processing and for providing mechanical support to interconnected chips
US6093615A (en) 1994-08-15 2000-07-25 Micron Technology, Inc. Method of fabricating a contact structure having a composite barrier layer between a platinum layer and a polysilicon plug
US5587119A (en) 1994-09-14 1996-12-24 E-Systems, Inc. Method for manufacturing a coaxial interconnect
DE4433845A1 (en) 1994-09-22 1996-03-28 Fraunhofer Ges Forschung Method of manufacturing a three-dimensional integrated circuit
JP2581017B2 (en) * 1994-09-30 1997-02-12 日本電気株式会社 Semiconductor device and manufacturing method thereof
US5468655A (en) 1994-10-31 1995-11-21 Motorola, Inc. Method for forming a temporary attachment between a semiconductor die and a substrate using a metal paste comprising spherical modules
US5598965A (en) 1994-11-03 1997-02-04 Scheu; William E. Integrated circuit, electronic component chip removal and replacement system
US5707902A (en) 1995-02-13 1998-01-13 Industrial Technology Research Institute Composite bump structure and methods of fabrication
DE19514545A1 (en) * 1995-04-20 1996-10-24 Daimler Benz Ag Micro-cooling device for multiple microelectronic components
US5814889A (en) 1995-06-05 1998-09-29 Harris Corporation Intergrated circuit with coaxial isolation and method
US5608264A (en) 1995-06-05 1997-03-04 Harris Corporation Surface mountable integrated circuit with conductive vias
US5796591A (en) 1995-06-07 1998-08-18 International Business Machines Corporation Direct chip attach circuit card
US5635014A (en) 1995-06-19 1997-06-03 Gr Systems Press apparatus and methods for fusing overlapped thermoplastic sheet materials
US5874780A (en) * 1995-07-27 1999-02-23 Nec Corporation Method of mounting a semiconductor device to a substrate and a mounted structure
US5872051A (en) 1995-08-02 1999-02-16 International Business Machines Corporation Process for transferring material to semiconductor chip conductive pads using a transfer substrate
JP3498877B2 (en) 1995-12-05 2004-02-23 株式会社東芝 Semiconductor manufacturing apparatus and semiconductor device manufacturing method
JP2739855B2 (en) 1995-12-14 1998-04-15 日本電気株式会社 Semiconductor device and manufacturing method thereof
US5973396A (en) 1996-02-16 1999-10-26 Micron Technology, Inc. Surface mount IC using silicon vias in an area array format or same size as die array
US6310484B1 (en) 1996-04-01 2001-10-30 Micron Technology, Inc. Semiconductor test interconnect with variable flexure contacts
US5872338A (en) 1996-04-10 1999-02-16 Prolinx Labs Corporation Multilayer board having insulating isolation rings
US5912510A (en) 1996-05-29 1999-06-15 Motorola, Inc. Bonding structure for an electronic device
JP2790122B2 (en) 1996-05-31 1998-08-27 日本電気株式会社 Laminated circuit board
JP3610999B2 (en) 1996-06-07 2005-01-19 松下電器産業株式会社 Mounting method of semiconductor element
GB2316225A (en) 1996-08-06 1998-02-18 Northern Telecom Ltd Semiconductor photodetector packaging
US5916453A (en) 1996-09-20 1999-06-29 Fujitsu Limited Methods of planarizing structures on wafers and substrates by polishing
US7052941B2 (en) 2003-06-24 2006-05-30 Sang-Yun Lee Method for making a three-dimensional integrated circuit structure
JP2877108B2 (en) 1996-12-04 1999-03-31 日本電気株式会社 Semiconductor device and manufacturing method thereof
JP3065549B2 (en) * 1997-01-09 2000-07-17 富士通株式会社 Semiconductor chip component mounting method
US6333522B1 (en) 1997-01-31 2001-12-25 Matsushita Electric Industrial Co., Ltd. Light-emitting element, semiconductor light-emitting device, and manufacturing methods therefor
JP3176307B2 (en) 1997-03-03 2001-06-18 日本電気株式会社 Mounting structure of integrated circuit device and method of manufacturing the same
US5846464A (en) 1997-03-28 1998-12-08 Mcdonnell Douglas Corporation Method for forming composite parts using reconfigurable modular tooling
JP3234188B2 (en) * 1997-03-31 2001-12-04 キヤノン株式会社 Image forming apparatus and manufacturing method thereof
JP3920399B2 (en) 1997-04-25 2007-05-30 株式会社東芝 Multi-chip semiconductor device chip alignment method, and multi-chip semiconductor device manufacturing method and manufacturing apparatus
JPH10303252A (en) 1997-04-28 1998-11-13 Nec Kansai Ltd Semiconductor device
JPH10335383A (en) 1997-05-28 1998-12-18 Matsushita Electric Ind Co Ltd Producing method for semiconductor device
US6133631A (en) 1997-05-30 2000-10-17 Hewlett-Packard Company Semiconductor package lid with internal heat pipe
US6335571B1 (en) 1997-07-21 2002-01-01 Miguel Albert Capote Semiconductor flip-chip package and method for the fabrication thereof
US6135054A (en) 1997-09-10 2000-10-24 Nippon Pillar Packing Co. Ltd. Semiconductor wafer holder with CVD silicon carbide film coating
JPH11166935A (en) 1997-09-25 1999-06-22 Canon Inc Light probe for light detection or irradiation, near-field optical microscope provided with the probe, manufacture of the light probe and substrate used for its manufacture
WO1999023534A1 (en) 1997-10-31 1999-05-14 Sanyo Chemical Industries, Ltd. Toner and toner binder
US6620731B1 (en) 1997-12-18 2003-09-16 Micron Technology, Inc. Method for fabricating semiconductor components and interconnects with contacts on opposing sides
US6075710A (en) 1998-02-11 2000-06-13 Express Packaging Systems, Inc. Low-cost surface-mount compatible land-grid array (LGA) chip scale package (CSP) for packaging solder-bumped flip chips
US6110760A (en) 1998-02-12 2000-08-29 Micron Technology, Inc. Methods of forming electrically conductive interconnections and electrically interconnected substrates
JP3102405B2 (en) 1998-02-13 2000-10-23 日本電気株式会社 Method for manufacturing semiconductor device
US5962922A (en) 1998-03-18 1999-10-05 Wang; Bily Cavity grid array integrated circuit package
US6222276B1 (en) 1998-04-07 2001-04-24 International Business Machines Corporation Through-chip conductors for low inductance chip-to-chip integration and off-chip connections
EP0951068A1 (en) 1998-04-17 1999-10-20 Interuniversitair Micro-Elektronica Centrum Vzw Method of fabrication of a microstructure having an inside cavity
TW434756B (en) 1998-06-01 2001-05-16 Hitachi Ltd Semiconductor device and its manufacturing method
US6399426B1 (en) 1998-07-21 2002-06-04 Miguel Albert Capote Semiconductor flip-chip package and method for the fabrication thereof
US7107666B2 (en) 1998-07-23 2006-09-19 Bh Electronics Method of manufacturing an ultra-miniature magnetic device
US6118181A (en) 1998-07-29 2000-09-12 Agilent Technologies, Inc. System and method for bonding wafers
US6316786B1 (en) 1998-08-29 2001-11-13 International Business Machines Corporation Organic opto-electronic devices
US6380023B2 (en) 1998-09-02 2002-04-30 Micron Technology, Inc. Methods of forming contacts, methods of contacting lines, methods of operating integrated circuitry, and integrated circuits
US6121576A (en) 1998-09-02 2000-09-19 Micron Technology, Inc. Method and process of contact to a heat softened solder ball array
EP1154471B1 (en) 1998-09-30 2008-07-16 Ibiden Co., Ltd. Semiconductor chip with bump contacts
US6122187A (en) 1998-11-23 2000-09-19 Micron Technology, Inc. Stacked integrated circuits
JP4590052B2 (en) 1998-12-04 2010-12-01 キヤノン株式会社 Solar cell roof structure, solar power generation device and building
JP3847494B2 (en) 1998-12-14 2006-11-22 シャープ株式会社 Manufacturing method of two-dimensional image detector
US7405149B1 (en) 1998-12-21 2008-07-29 Megica Corporation Post passivation method for semiconductor chip or wafer
US6331450B1 (en) 1998-12-22 2001-12-18 Toyoda Gosei Co., Ltd. Method of manufacturing semiconductor device using group III nitride compound
JP3056723B1 (en) * 1999-01-04 2000-06-26 ファナック株式会社 Laser processing equipment
JP2000223653A (en) 1999-02-02 2000-08-11 Rohm Co Ltd Semiconductor device having chip-on-chip structure and semiconductor chip using the same
US6410415B1 (en) 1999-03-23 2002-06-25 Polymer Flip Chip Corporation Flip chip mounting technique
US6207475B1 (en) 1999-03-30 2001-03-27 Industrial Technology Research Institute Method for dispensing underfill and devices formed
WO2000062652A1 (en) 1999-04-20 2000-10-26 Ian Coats Maccoll Waterproof blanket with integrated storage bag
US6413822B2 (en) * 1999-04-22 2002-07-02 Advanced Analogic Technologies, Inc. Super-self-aligned fabrication process of trench-gate DMOS with overlying device layer
US6225206B1 (en) 1999-05-10 2001-05-01 International Business Machines Corporation Flip chip C4 extension structure and process
JP2000349101A (en) 1999-06-07 2000-12-15 Lintec Corp Transfer tape and use method thereof
TW459275B (en) 1999-07-06 2001-10-11 Semiconductor Energy Lab Semiconductor device and method of fabricating the same
JP3518434B2 (en) * 1999-08-11 2004-04-12 株式会社日立製作所 Multi-chip module cooling system
US6316737B1 (en) 1999-09-09 2001-11-13 Vlt Corporation Making a connection between a component and a circuit board
US6135635A (en) 1999-10-07 2000-10-24 Miller; Jeffrey Convertible bag and barrier device
US6283693B1 (en) 1999-11-12 2001-09-04 General Semiconductor, Inc. Method and apparatus for semiconductor chip handling
US6756594B2 (en) 2000-01-28 2004-06-29 California Institute Of Technology Micromachined tuned-band hot bolometer emitter
JP3386029B2 (en) 2000-02-09 2003-03-10 日本電気株式会社 Flip chip type semiconductor device and manufacturing method thereof
US6513236B2 (en) 2000-02-18 2003-02-04 Matsushita Electric Industrial Co., Ltd. Method of manufacturing bump-component mounted body and device for manufacturing the same
JP3394947B2 (en) 2000-02-24 2003-04-07 日東電工株式会社 Adhesive tape and adhesive tape substrate
JP3979791B2 (en) 2000-03-08 2007-09-19 株式会社ルネサステクノロジ Semiconductor device and manufacturing method thereof
WO2001068311A1 (en) 2000-03-10 2001-09-20 Chippac, Inc. Flip chip interconnection structure
US6446317B1 (en) 2000-03-31 2002-09-10 Intel Corporation Hybrid capacitor and method of fabrication therefor
US6484776B1 (en) 2000-04-07 2002-11-26 Northrop Grumman Corporation System for constructing a laminate
JP3968554B2 (en) 2000-05-01 2007-08-29 セイコーエプソン株式会社 Bump forming method and semiconductor device manufacturing method
WO2001086716A1 (en) 2000-05-12 2001-11-15 Matsushita Electric Industrial Co., Ltd. Semiconductor device mounting circuit board, method of producing the same, and method of producing mounting structure using the same
JP2001338947A (en) 2000-05-26 2001-12-07 Nec Corp Flip chip type semiconductor device and its manufacturing method
KR100398716B1 (en) 2000-06-12 2003-09-19 가부시키가이샤 히타치세이사쿠쇼 Semiconductor module and circuit substrate
JP2002289768A (en) 2000-07-17 2002-10-04 Rohm Co Ltd Semiconductor device and its manufacturing method
US6938783B2 (en) 2000-07-26 2005-09-06 Amerasia International Technology, Inc. Carrier tape
TW525417B (en) 2000-08-11 2003-03-21 Ind Tech Res Inst Composite through hole structure
US7271491B1 (en) 2000-08-31 2007-09-18 Micron Technology, Inc. Carrier for wafer-scale package and wafer-scale package including the carrier
US6577013B1 (en) 2000-09-05 2003-06-10 Amkor Technology, Inc. Chip size semiconductor packages with stacked dies
US6720245B2 (en) 2000-09-07 2004-04-13 Interuniversitair Microelektronica Centrum (Imec) Method of fabrication and device for electromagnetic-shielding structures in a damascene-based interconnect scheme
US6627477B1 (en) 2000-09-07 2003-09-30 International Business Machines Corporation Method of assembling a plurality of semiconductor devices having different thickness
US7262082B1 (en) 2000-10-13 2007-08-28 Bridge Semiconductor Corporation Method of making a three-dimensional stacked semiconductor package with a metal pillar and a conductive interconnect in an encapsulant aperture
US6740576B1 (en) 2000-10-13 2004-05-25 Bridge Semiconductor Corporation Method of making a contact terminal with a plated metal peripheral sidewall portion for a semiconductor chip assembly
JP2002134545A (en) 2000-10-26 2002-05-10 Oki Electric Ind Co Ltd Semiconductor integrated circuit chip, board and their manufacturing method
JP4608763B2 (en) 2000-11-09 2011-01-12 日本電気株式会社 Semiconductor device
EP1217656A1 (en) 2000-12-20 2002-06-26 STMicroelectronics S.r.l. Process for manufacturing components in a semiconductor material with reduction in the starting wafer thickness
US6557192B2 (en) 2001-01-02 2003-05-06 Patent Category Corp. Sleeping bag with enhancements
US6277711B1 (en) 2001-01-08 2001-08-21 Jiahn-Chang Wu Semiconductor matrix formation
US6512300B2 (en) 2001-01-10 2003-01-28 Raytheon Company Water level interconnection
US6543674B2 (en) 2001-02-06 2003-04-08 Fujitsu Limited Multilayer interconnection and method
US6429045B1 (en) 2001-02-07 2002-08-06 International Business Machines Corporation Structure and process for multi-chip chip attach with reduced risk of electrostatic discharge damage
KR100364635B1 (en) 2001-02-09 2002-12-16 삼성전자 주식회사 Chip-Level Three-Dimensional Multi-Chip Package Having Chip Selection Pad Formed On Chip-Level And Making Method Therefor
US7233028B2 (en) 2001-02-23 2007-06-19 Nitronex Corporation Gallium nitride material devices and methods of forming the same
US7242099B2 (en) 2001-03-05 2007-07-10 Megica Corporation Chip package with multiple chips connected by bumps
JP4118029B2 (en) 2001-03-09 2008-07-16 富士通株式会社 Semiconductor integrated circuit device and manufacturing method thereof
JP2002289900A (en) 2001-03-23 2002-10-04 Canon Inc Concentrating solar cell module and concentrating photovoltaic power generation system
JP2002289770A (en) 2001-03-27 2002-10-04 Nec Kansai Ltd Semiconductor device
WO2002084631A1 (en) 2001-04-11 2002-10-24 Sony Corporation Element transfer method, element arrangmenet method using the same, and image display apparatus production method
TW561805B (en) 2001-05-16 2003-11-11 Unimicron Technology Corp Fabrication method of micro-via
JP2002359386A (en) 2001-05-31 2002-12-13 Canon Inc Solar battery string, solar battery array, and solar power generation system
US6413851B1 (en) 2001-06-12 2002-07-02 Advanced Interconnect Technology, Ltd. Method of fabrication of barrier cap for under bump metal
FR2826153B1 (en) 2001-06-14 2004-05-28 A S K METHOD FOR CONNECTING A CHIP TO AN ANTENNA OF A RADIO FREQUENCY IDENTIFICATION DEVICE OF THE CONTACTLESS CHIP CARD TYPE
US6765287B1 (en) 2001-07-27 2004-07-20 Charles W. C. Lin Three-dimensional stacked semiconductor package
US7218349B2 (en) 2001-08-09 2007-05-15 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US6747347B2 (en) 2001-08-30 2004-06-08 Micron Technology, Inc. Multi-chip electronic package and cooling system
US6881609B2 (en) 2001-09-07 2005-04-19 Peter C. Salmon Component connections using bumps and wells
DE60235821D1 (en) 2001-09-12 2010-05-12 Nikkiso Co Ltd METHOD AND PRESS FOR ASSEMBLING A CIRCUIT
DE20115945U1 (en) 2001-09-27 2001-12-13 Heimbach Gmbh Thomas Josef Press pad
JP4917225B2 (en) 2001-09-28 2012-04-18 ローム株式会社 Semiconductor device
US6750516B2 (en) 2001-10-18 2004-06-15 Hewlett-Packard Development Company, L.P. Systems and methods for electrically isolating portions of wafers
US6717045B2 (en) 2001-10-23 2004-04-06 Leon L. C. Chen Photovoltaic array module design for solar electric power generation systems
JP3976541B2 (en) 2001-10-23 2007-09-19 富士通株式会社 Semiconductor chip peeling method and apparatus
ITTO20011038A1 (en) 2001-10-30 2003-04-30 St Microelectronics Srl PROCEDURE FOR THE MANUFACTURE OF AN INTEGRATED SEMICONDUCTIVE SLICE FOR ELECTRONIC DEVICES AND A STRUCTURE FOR THE DECOUPLING AND
US6768210B2 (en) 2001-11-01 2004-07-27 Texas Instruments Incorporated Bumpless wafer scale device and board assembly
JP3495727B2 (en) 2001-11-07 2004-02-09 新光電気工業株式会社 Semiconductor package and manufacturing method thereof
US6617507B2 (en) 2001-11-16 2003-09-09 First Solar, Llc Photovoltaic array
JP3875077B2 (en) * 2001-11-16 2007-01-31 富士通株式会社 Electronic device and device connection method
US6599778B2 (en) 2001-12-19 2003-07-29 International Business Machines Corporation Chip and wafer integration process using vertical connections
US6674647B2 (en) 2002-01-07 2004-01-06 International Business Machines Corporation Low or no-force bump flattening structure and method
US6590278B1 (en) 2002-01-08 2003-07-08 International Business Machines Corporation Electronic package
US6635970B2 (en) 2002-02-06 2003-10-21 International Business Machines Corporation Power distribution design method for stacked flip-chip packages
KR100415282B1 (en) 2002-02-06 2004-01-16 삼성전자주식회사 Dual die bonder for semiconductor devices
US6606251B1 (en) 2002-02-07 2003-08-12 Cooligy Inc. Power conditioning module
US6889427B2 (en) 2002-02-15 2005-05-10 Freescale Semiconductor, Inc. Process for disengaging semiconductor die from an adhesive film
US6770822B2 (en) 2002-02-22 2004-08-03 Bridgewave Communications, Inc. High frequency device packages and methods
US7098072B2 (en) 2002-03-01 2006-08-29 Agng, Llc Fluxless assembly of chip size semiconductor packages
DE10392377T5 (en) 2002-03-12 2005-05-12 FAIRCHILD SEMICONDUCTOR CORP. (n.d.Ges.d. Staates Delaware) Wafer level coated pin-like bumps made of copper
US6660548B2 (en) 2002-03-27 2003-12-09 Intel Corporation Packaging of multiple active optical devices
KR100446316B1 (en) 2002-03-30 2004-09-01 주식회사 하이닉스반도체 Method for forming a contact plug in semiconductor device
JP3717899B2 (en) 2002-04-01 2005-11-16 Necエレクトロニクス株式会社 Semiconductor device and manufacturing method thereof
EP2560199B1 (en) 2002-04-05 2016-08-03 STMicroelectronics S.r.l. Process for manufacturing a through insulated interconnection in a body of semiconductor material
US6583517B1 (en) 2002-04-09 2003-06-24 International Business Machines Corporation Method and structure for joining two substrates with a low melt solder joint
US6642081B1 (en) 2002-04-11 2003-11-04 Robert Patti Interlocking conductor method for bonding wafers to produce stacked integrated circuits
US7135777B2 (en) 2002-05-03 2006-11-14 Georgia Tech Research Corporation Devices having compliant wafer-level input/output interconnections and packages using pillars and methods of fabrication thereof
US6939789B2 (en) 2002-05-13 2005-09-06 Taiwan Semiconductor Manufacturing Co., Ltd. Method of wafer level chip scale packaging
US6930032B2 (en) 2002-05-14 2005-08-16 Freescale Semiconductor, Inc. Under bump metallurgy structural design for high reliability bumped packages
US6689949B2 (en) 2002-05-17 2004-02-10 United Innovations, Inc. Concentrating photovoltaic cavity converters for extreme solar-to-electric conversion efficiencies
KR100449948B1 (en) 2002-05-18 2004-09-30 주식회사 하이닉스반도체 Method for fabricating contact plug with low contact resistance
JP3527229B2 (en) 2002-05-20 2004-05-17 沖電気工業株式会社 Semiconductor device, method of mounting semiconductor device, and method of repairing semiconductor device
EP1369929B1 (en) 2002-05-27 2016-08-03 STMicroelectronics Srl A process for manufacturing encapsulated optical sensors, and an encapsulated optical sensor manufactured using this process
US6704953B2 (en) 2002-06-05 2004-03-16 Zelma Lee Fishman Combination sleeping bag and mat for infants and children
SG111069A1 (en) 2002-06-18 2005-05-30 Micron Technology Inc Semiconductor devices including peripherally located bond pads, assemblies, packages, and methods
US6596640B1 (en) 2002-06-21 2003-07-22 Intel Corporation Method of forming a raised contact for a substrate
JP3679786B2 (en) 2002-06-25 2005-08-03 松下電器産業株式会社 Manufacturing method of semiconductor device
US6919642B2 (en) 2002-07-05 2005-07-19 Industrial Technology Research Institute Method for bonding IC chips to substrates incorporating dummy bumps and non-conductive adhesive and structures formed
US7023347B2 (en) 2002-08-02 2006-04-04 Symbol Technologies, Inc. Method and system for forming a die frame and for transferring dies therewith
US6818818B2 (en) 2002-08-13 2004-11-16 Esmond T. Goei Concentrating solar energy receiver
JP2004080221A (en) 2002-08-13 2004-03-11 Fujitsu Media Device Kk Elastic wave device and its manufacturing method
US6903442B2 (en) * 2002-08-29 2005-06-07 Micron Technology, Inc. Semiconductor component having backside pin contacts
US6986377B2 (en) 2002-09-30 2006-01-17 Illinois Tool Works Inc. Method and apparatus for guiding and sealing split-flange zipper tape to bag making film
SG111972A1 (en) 2002-10-17 2005-06-29 Agency Science Tech & Res Wafer-level package for micro-electro-mechanical systems
US6929974B2 (en) 2002-10-18 2005-08-16 Motorola, Inc. Feedthrough design and method for a hermetically sealed microdevice
GB0227009D0 (en) 2002-11-19 2002-12-24 Worlds Apart Ltd Convertible blanket
JP4342174B2 (en) 2002-12-27 2009-10-14 新光電気工業株式会社 Electronic device and manufacturing method thereof
US7015590B2 (en) 2003-01-10 2006-03-21 Samsung Electronics Co., Ltd. Reinforced solder bump structure and method for forming a reinforced solder bump
US6821878B2 (en) 2003-02-27 2004-11-23 Freescale Semiconductor, Inc. Area-array device assembly with pre-applied underfill layers on printed wiring board
JP4082242B2 (en) 2003-03-06 2008-04-30 ソニー株式会社 Element transfer method
JP4139713B2 (en) 2003-03-12 2008-08-27 シャープ株式会社 Reinforcing plate pasting device and pasting method
SE526366C3 (en) 2003-03-21 2005-10-26 Silex Microsystems Ab Electrical connections in substrate
US7013509B2 (en) 2003-03-28 2006-03-21 Hickman Robert J Easy on/easy off pillow and blanket cover
US6841883B1 (en) 2003-03-31 2005-01-11 Micron Technology, Inc. Multi-dice chip scale semiconductor components and wafer level methods of fabrication
ITTO20030269A1 (en) 2003-04-08 2004-10-09 St Microelectronics Srl PROCEDURE FOR THE MANUFACTURE OF A DEVICE
JP4419049B2 (en) 2003-04-21 2010-02-24 エルピーダメモリ株式会社 Memory module and memory system
US7115528B2 (en) 2003-04-29 2006-10-03 Micron Technology, Inc. Systems and method for forming silicon oxide layers
JP4056424B2 (en) 2003-05-16 2008-03-05 シャープ株式会社 Manufacturing method of semiconductor device
JP4104490B2 (en) 2003-05-21 2008-06-18 オリンパス株式会社 Manufacturing method of semiconductor device
TWI229930B (en) 2003-06-09 2005-03-21 Advanced Semiconductor Eng Chip structure
US20050048766A1 (en) 2003-08-31 2005-03-03 Wen-Chieh Wu Method for fabricating a conductive plug in integrated circuit
US6897125B2 (en) 2003-09-17 2005-05-24 Intel Corporation Methods of forming backside connections on a wafer stack
TWI251313B (en) 2003-09-26 2006-03-11 Seiko Epson Corp Intermediate chip module, semiconductor device, circuit board, and electronic device
US20050104027A1 (en) 2003-10-17 2005-05-19 Lazarev Pavel I. Three-dimensional integrated circuit with integrated heat sinks
KR101249555B1 (en) 2003-11-10 2013-04-01 스태츠 칩팩, 엘티디. Bump-on-lead flip chip interconnection
US6861336B1 (en) * 2003-11-30 2005-03-01 Union Semiconductor Technology Corporation Die thinning methods
US7276787B2 (en) 2003-12-05 2007-10-02 International Business Machines Corporation Silicon chip carrier with conductive through-vias and method for fabricating same
US7230318B2 (en) 2003-12-24 2007-06-12 Agency For Science, Technology And Research RF and MMIC stackable micro-modules
US6992824B1 (en) 2003-12-27 2006-01-31 Motamedi Manouchehr E Efficient wave propagation for terahertz imaging and sensing
KR100538158B1 (en) 2004-01-09 2005-12-22 삼성전자주식회사 Method for attaching stack chip of wafer level
JP4204989B2 (en) 2004-01-30 2009-01-07 新光電気工業株式会社 Semiconductor device and manufacturing method thereof
TWI254995B (en) 2004-01-30 2006-05-11 Phoenix Prec Technology Corp Presolder structure formed on semiconductor package substrate and method for fabricating the same
FR2867308B1 (en) 2004-03-02 2006-05-19 Atmel Grenoble Sa INTEGRATED CIRCUIT WITH READING DIODE OF VERY SMALL DIMENSIONS
JP4074862B2 (en) 2004-03-24 2008-04-16 ローム株式会社 Semiconductor device manufacturing method, semiconductor device, and semiconductor chip
JP3875240B2 (en) 2004-03-31 2007-01-31 株式会社東芝 Manufacturing method of electronic parts
US7144759B1 (en) 2004-04-02 2006-12-05 Celerity Research Pte. Ltd. Technology partitioning for advanced flip-chip packaging
US20050245059A1 (en) 2004-04-30 2005-11-03 Yuan Yuan Method for making an interconnect pad
TWI230989B (en) 2004-05-05 2005-04-11 Megic Corp Chip bonding method
JP4119866B2 (en) 2004-05-12 2008-07-16 富士通株式会社 Semiconductor device
JP4441328B2 (en) 2004-05-25 2010-03-31 株式会社ルネサステクノロジ Semiconductor device and manufacturing method thereof
JP4955935B2 (en) 2004-05-25 2012-06-20 キヤノン株式会社 Through-hole forming method and semiconductor device manufacturing method
US20050262634A1 (en) 2004-05-28 2005-12-01 Gottlieb Patricia R Combination convertible blanket and pillow
JP2006019455A (en) 2004-06-30 2006-01-19 Nec Electronics Corp Semiconductor device and manufacturing method thereof
WO2006014411A1 (en) 2004-07-02 2006-02-09 Strasbaugh Method and system for processing wafers
DE602005011017D1 (en) 2004-07-07 2008-12-24 Promerus Llc LENS-SENSITIVE DIELECTRIC RESIN COMPOSITIONS AND ITS USES
JP4130668B2 (en) 2004-08-05 2008-08-06 富士通株式会社 Substrate processing method
US7129567B2 (en) 2004-08-31 2006-10-31 Micron Technology, Inc. Substrate, semiconductor die, multichip module, and system including a via structure comprising a plurality of conductive elements
US7109068B2 (en) * 2004-08-31 2006-09-19 Micron Technology, Inc. Through-substrate interconnect fabrication methods
US7157310B2 (en) 2004-09-01 2007-01-02 Micron Technology, Inc. Methods for packaging microfeature devices and microfeature devices formed by such methods
US7300857B2 (en) 2004-09-02 2007-11-27 Micron Technology, Inc. Through-wafer interconnects for photoimager and memory wafers
US7326629B2 (en) 2004-09-10 2008-02-05 Agency For Science, Technology And Research Method of stacking thin substrates by transfer bonding
JP4966487B2 (en) 2004-09-29 2012-07-04 オンセミコンダクター・トレーディング・リミテッド Semiconductor device and manufacturing method thereof
JP4813035B2 (en) 2004-10-01 2011-11-09 新光電気工業株式会社 Manufacturing method of substrate with through electrode
US9466595B2 (en) 2004-10-04 2016-10-11 Intel Corporation Fabrication of stacked die and structures formed thereby
US20060070704A1 (en) 2004-10-06 2006-04-06 Tropicana Products, Inc. Vaccum support and transfer of flexible material
KR100498708B1 (en) 2004-11-08 2005-07-01 옵토팩 주식회사 Electronic package for semiconductor device and packaging method thereof
US20060125084A1 (en) 2004-12-15 2006-06-15 Fazzio Ronald S Integration of micro-electro mechanical systems and active circuitry
US7396732B2 (en) 2004-12-17 2008-07-08 Interuniversitair Microelektronica Centrum Vzw (Imec) Formation of deep trench airgaps and related applications
US7264984B2 (en) 2004-12-21 2007-09-04 Touchdown Technologies, Inc. Process for forming MEMS
US7390735B2 (en) 2005-01-07 2008-06-24 Teledyne Licensing, Llc High temperature, stable SiC device interconnects and packages having low thermal resistance
JP4057017B2 (en) 2005-01-31 2008-03-05 富士通株式会社 Electronic device and manufacturing method thereof
US7442570B2 (en) 2005-03-18 2008-10-28 Invensence Inc. Method of fabrication of a AL/GE bonding in a wafer packaging environment and a product produced therefrom
US20060252262A1 (en) 2005-05-03 2006-11-09 Rockwell Scientific Licensing, Llc Semiconductor structures having via structures between planar frontside and backside surfaces and methods of fabricating the same
TW200644165A (en) 2005-05-04 2006-12-16 Icemos Technology Corp Silicon wafer having through-wafer vias
US7303976B2 (en) 2005-05-10 2007-12-04 Hewlett-Packard Development Company, L.P. Wafer bonding method
WO2006123298A2 (en) 2005-05-18 2006-11-23 Kolo Technologies, Inc. Through-wafer interconnection
US20060264029A1 (en) 2005-05-23 2006-11-23 Intel Corporation Low inductance via structures
EP1732116B1 (en) 2005-06-08 2017-02-01 Imec Methods for bonding and micro-electronic devices produced according to such methods
US7838997B2 (en) 2005-06-14 2010-11-23 John Trezza Remote chip attachment
US7534722B2 (en) 2005-06-14 2009-05-19 John Trezza Back-to-front via process
US7767493B2 (en) 2005-06-14 2010-08-03 John Trezza Post & penetration interconnection
US20060281303A1 (en) 2005-06-14 2006-12-14 John Trezza Tack & fuse chip bonding
US7488680B2 (en) 2005-08-30 2009-02-10 International Business Machines Corporation Conductive through via process for electronic device carriers
US7528494B2 (en) 2005-11-03 2009-05-05 International Business Machines Corporation Accessible chip stack and process of manufacturing thereof
WO2007061054A1 (en) 2005-11-25 2007-05-31 Matsushita Electric Works, Ltd. Wafer level package structure and sensor device obtained from such package structure
US20080017407A1 (en) * 2006-07-24 2008-01-24 Ibiden Co., Ltd. Interposer and electronic device using the same
US7982307B2 (en) 2006-11-22 2011-07-19 Agere Systems Inc. Integrated circuit chip assembly having array of thermally conductive features arranged in aperture of circuit substrate
US20080284037A1 (en) 2007-05-15 2008-11-20 Andry Paul S Apparatus and Methods for Constructing Semiconductor Chip Packages with Silicon Space Transformer Carriers

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5963793A (en) * 1996-05-29 1999-10-05 Mcnc Microelectronic packaging using arched solder columns
US6451626B1 (en) * 2001-07-27 2002-09-17 Charles W.C. Lin Three-dimensional stacked semiconductor package
US20030042599A1 (en) * 2001-08-30 2003-03-06 Farrar Paul A. Angeled edge connections for multichip structures
US20030042153A1 (en) * 2001-08-31 2003-03-06 Farrar Paul A. Multiple chip stack structure and cooling system
US20060289990A1 (en) * 2003-09-03 2006-12-28 Micron Technology, Inc. Apparatus and method for high density multi-chip structures
US20060228825A1 (en) * 2005-04-08 2006-10-12 Micron Technology, Inc. Method and system for fabricating semiconductor components with through wire interconnects
US7170183B1 (en) * 2005-05-13 2007-01-30 Amkor Technology, Inc. Wafer level stacked package
US20060278988A1 (en) * 2005-06-14 2006-12-14 John Trezza Profiled contact
US20070278641A1 (en) * 2005-06-14 2007-12-06 John Trezza Side Stacking Apparatus and Method

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP2457253A1 (en) * 2009-07-22 2012-05-30 Oracle America, Inc. formerly known as Sun Microsystems, Inc. A high-bandwidth ramp-stack chip package

Also Published As

Publication number Publication date
US7687400B2 (en) 2010-03-30
US20070278641A1 (en) 2007-12-06
CN101689544A (en) 2010-03-31
US20100148343A1 (en) 2010-06-17
KR20100137344A (en) 2010-12-30
WO2008116230A3 (en) 2008-11-20
JP2011521437A (en) 2011-07-21
US8084851B2 (en) 2011-12-27

Similar Documents

Publication Publication Date Title
US7687400B2 (en) Side stacking apparatus and method
CN101877348B (en) System and method for embedded chip package with chips stacked in an interconnecting laminate
KR101741194B1 (en) Integrated circuit packaging system with stacking interconnect and method of manufacture thereof
WO2019106455A1 (en) Non-embedded silicon bridge chip for multi-chip module
US7375425B2 (en) Fabricating stacked chips using fluidic templated-assembly
US8530345B2 (en) Electrical contact alignment posts
US9508701B2 (en) 3D device packaging using through-substrate pillars
US20070278642A1 (en) Semiconductor device
KR20060069525A (en) Semiconductor device and process for fabricating the same
WO2009154761A1 (en) Stacking of wafer-level chip scale packages having edge contacts
KR20080055642A (en) Stacked package and method for manufacturing the package
WO2016044389A1 (en) Use of underfill tape in microelectronic components, and microelectronic components with cavities coupled to through-substrate vias
EP2081226A1 (en) Multi-channel stackable semiconductor device and method for fabricating the same, and stacking substrate applied to the semiconductor device
JP2008218882A (en) Semiconductor device
US9263376B2 (en) Chip interposer, semiconductor device, and method for manufacturing a semiconductor device
US20050067685A1 (en) Fabrication of semiconductor dies with micro-pins and structures produced therewith
JP2014082281A (en) Substrate, semiconductor device and substrate manufacturing method
JP2003110091A (en) Semiconductor device and method for manufacturing semiconductor device
TWI357653B (en)
JP2001284520A (en) Circuit board for semiconductor chip mounting, manufacturing method for the circuit board, circuit board for relay connecting, semiconductor device and connecting structure between the semiconductor devices
US20100289130A1 (en) Method and Apparatus for Vertical Stacking of Integrated Circuit Chips
KR101363992B1 (en) Stacked semiconductor package and fabrication method of the same
US20230299009A1 (en) Electronic device
CN219658705U (en) Electronic device
CN219017650U (en) Double-sided bonding stacking and sealing structure of substrate

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 200880009023.1

Country of ref document: CN

121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 08755887

Country of ref document: EP

Kind code of ref document: A2

WWE Wipo information: entry into national phase

Ref document number: 2009554797

Country of ref document: JP

NENP Non-entry into the national phase

Ref country code: DE

WWE Wipo information: entry into national phase

Ref document number: 2008755887

Country of ref document: EP

ENP Entry into the national phase

Ref document number: 20097021563

Country of ref document: KR

Kind code of ref document: A