WO2009045347A1 - Method for reducing pillar structure dimensions of a semiconductor device - Google Patents

Method for reducing pillar structure dimensions of a semiconductor device Download PDF

Info

Publication number
WO2009045347A1
WO2009045347A1 PCT/US2008/011215 US2008011215W WO2009045347A1 WO 2009045347 A1 WO2009045347 A1 WO 2009045347A1 US 2008011215 W US2008011215 W US 2008011215W WO 2009045347 A1 WO2009045347 A1 WO 2009045347A1
Authority
WO
WIPO (PCT)
Prior art keywords
photoresist
layer
pattern
set forth
pillar structures
Prior art date
Application number
PCT/US2008/011215
Other languages
French (fr)
Inventor
Yung-Tin Chen
Michael Chan
Paul Poon
Steven J. Radigan
Original Assignee
Sandisk 3D Llc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sandisk 3D Llc filed Critical Sandisk 3D Llc
Publication of WO2009045347A1 publication Critical patent/WO2009045347A1/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • H01L21/0271Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
    • H01L21/0273Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
    • H01L21/0274Photolithographic processes
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/26Processing photosensitive materials; Apparatus therefor
    • G03F7/40Treatment after imagewise removal, e.g. baking

Abstract

A method creates pillar structures on a semiconductor wafer and includes the steps of providing a layer of semiconductor. A layer of photoresist is applied over the layer of semiconductor. The layer of photoresist is exposed with an initial pattern of light to effect the layer of photoresist. The photoresist layer is then etched away to provide a photoresist pattern to create the pillar structures. The photoresist pattern is processed in the layer of photoresist after the step of exposing the layer of photoresist and prior to the step of etching to reduce the dimensions of the photoresist pattern in the layer of photoresist.

Description

METHOD FOR REDUCING PILLAR STRUCTURE DIMENSIONS OF A
SEMICONDUCTOR DEVICE
Background Art
[0001] The invention generally relates to a method used to increase the density of devices formed on a semiconductor wafer. More particularly, the invention relates to a method used to reduce the dimensions of devices formed on a semiconductor wafer.
[0002] Devices made from semiconductor materials are used to create memory circuits in electrical components and systems. Memory circuits are the backbone of such devices as data and instruction sets are stored therein. Minimizing the amount of natural resources and space consumed by memory circuits is a primary motivation in the designing of such circuits. As the design of memory circuits has moved from two-dimensional designs to three- dimensional designs, more emphasis is being made to minimize the space required to build structures, while maintain the integrity and strength of same, which becomes more important as more elements are incorporated into a space, the greater the cost in having to replace that component should one element therein fail.
[0003] Electrical connections between dielectric layers and electrical components of an integrated circuit are required to be strong. Likewise, the electrical components themselves must be strong enough to endure harsh environmental conditions during continued manufacturing processes and a subsequent use life. Therefore, the connections between the electrical components and the wafer must be strong.
[0004] As the dimensions for structures formed on a semiconductor wafer diminish, tools currently available to create these devices reach their limits. By way of example, for a 32 nanometer patterning of a pillar structure, the currently available 193 nanometer immersion tools will fail to create such small devices. To use such tools, the use of which is desired to minimize the cost of tooling to fabricate the new smaller devices, additional steps are required to be introduced into the manufacturing process. One such process is double exposure/double patterning techniques. [0005] It has been proposed to use negative resist to perform double exposure on line/space structures. Similar concepts have been applied to pillar structures by using contact mask structures to print pillar structures using a negative resist. The resolution capability of the 193 nanometer immersion tools with a negative resist lacks predictability and reliability.
Summary of the Invention
[0006] A method creates pillar structures on a semiconductor wafer and includes the steps of providing a layer of semiconductor. A layer of photoresist is applied over the layer of semiconductor. The layer of photoresist is exposed with an initial pattern of light to affect the layer of photoresist. The photoresist layer is then etched away to provide a photoresist pattern to create the pillar structures. The photoresist pattern is processed in the layer of photoresist after the step of exposing the layer of photoresist and prior to the step of etching to reduce the dimensions of the photoresist pattern in the layer of photoresist.
Brief Description of the Drawings
[0007] Advantages of the invention will be readily appreciated as the same becomes better understood by reference to the following detailed description when considered in connection with the accompanying drawings, wherein:
[0008] Figure 1 is a perspective view of a nonvolatile memory cell;
[0009] Figure 2 is a perspective view of a portion of a first memory cell of Figure 1 ;
[0010] Figures 3a through 3d are cross-sectional side views illustrating steps in the process of forming conductive rails by a subtractive method;
[0011] Figures 4a through 4d are cross-sectional side views illustrating steps in the process of forming conductive rails by a Damascene method;
[0012] Figure 5a is a top view of a desired photoresist pattern;
[0013] Figure 5b is graphic representation of two photoresist patterns, the composite of which is the photoresist pattern of Figure 5a; [0014] Figures 6a through 6e are cross-sectional side views of a semiconductor wafer illustrating steps in the process of forming pillar structures;
[0015] Figure 7 is a flow chart of the steps used in the method illustrated in Figures 6a through 6e;
[0016] Figures 8a through 8d are cross-sectional side views of a semiconductor wafer illustrating steps in a first alternative embodiment of the inventive method.
[0017] Figure 9 is a flow chart illustrating the steps of fabricating the structures illustrated in Figures 8a through 8d;
[0018] Figures 10a and 10b are cross-sectional side views of a semiconductor wafer as it moves through steps in a second alternative embodiment of the inventive method;
[0019] Figure 11 is a flow chart of the steps taken to create the devices illustrated in
Figures 10a and 10b;
[0020] Figures 12a through 12f are cross sectional side views of a semiconductor wafer as it moves through the steps in the process of forming elements using a third alternative embodiment of the inventive method; and
[0021] Figure 13 is a flow chart illustrating the steps taken as the semiconductor wafer is processed using the alternative method illustrated in Figures 12a through 12f.
Detailed Description of the Preferred Embodiment
[0022] Referring to Figure 1, United States Patent 6,952,030, issued to Herner et al. and entitled "High-Density Three-Dimensional Memory Cell," hereinafter the " '030 patent" and hereby incorporated by reference, discloses a nonvolatile memory cell, generally indicated at 20, including a vertically oriented junction diode 22 and a dielectric rupture antifuse 24 interposed between top 26 and bottom 28 conductors. The vertically oriented junction diode 22 includes a heavily doped semiconductor layer 30 of a first conductivity type, an intermediate layer 32 which is undoped semiconductor material or lightly doped semiconductor material, and a heavily doped semiconductor layer 34 of the second conductivity type. The semiconductor material of the junction diode 22 is generally silicon, germanium, or an alloy of silicon and/or germanium. The junction diode 22 and the dielectric rupture antifuse 24 are arranged in series between the bottom conductor 28 and the top conductor 26, which may be formed of a metal such as tungsten.
[0023] The term junction diode is used herein to refer to a semiconductor device with the property of non-ohmic conduction, having two terminal electrodes, and made of semiconducting material which is p-type at one electrode and n-type at the other. Examples include p-n diodes and n-p diodes, which have a p-type semiconductor material and an n-type semiconductor material in contact, such as Zener diodes, and p-i-n diodes, in which an intrinsic (undoped) semiconductor material is interposed between the p-type semiconductor material and the n-type semiconductor material.
[0024] In the initial state of the memory cell 20 of Figure 1, very little current flows through the junction diode 22 when a read voltage is applied between the top conductor 26 and the bottom conductor 28. The antifuse 24 impedes current flow, and in most embodiments, the polycrystalline semiconductor material of diode 22 is formed in a relatively high-resistive state, as described in a United States patent application having Serial No. 10/955,549, "Nonvolatile Memory Cell Without a Dielectric Antifuse Having High- and Low- Impedance States," filed by Herner et al. on September 29, 2004 and hereinafter the " '549 application"; and United States patent application having Serial No. 11/148,530, "Nonvolatile Memory Cell Operating by Increasing Order in Polycrystalline Semiconductor Material," filed by Herner et al. on June 8, 2005 and hereinafter the " '530 application," both hereby incorporated by reference. The application of a programming voltage between the top conductor 26 and bottom conductor 28 causes dielectric breakdown of the antifuse material, permanently forming a conductive path through the antifuse 24. The semiconductor material of diode 22 is altered as well, changing it to a lower-resistive state. After programming, a readily detectable current flows between the top conductor 26 and the bottom conductor 28 upon application of a read voltage. In this way, a programmed cell can be distinguished from an unprogrammed cell. [0025] Referring to Figure 2, a portion of a first memory level 36 of memory cells 20 similar to the cell 20 of Figure 1 is shown. Two, three, four, or more such memory levels may be formed, stacked one atop the other, to form a monolithic three dimensional memory array, preferably formed above a semiconductor substrate such as a monocrystalline silicon wafer, and described in the '030 patent and the '549 and '530 applications.
[0026] Features in semiconductor devices such as the memory cell 20 are generally formed either by subtractive or by Damascene methods. In a subtractive method, a material is patterned and etched into a desired shape. Gaps are then etched between features and filled with dielectric. In a Damascene method, features are formed by forming voids in dielectric, then filling those voids with conductive or semiconductor material.
[0027] For example, to form metal rail-shaped conductors using the subtractive method, as shown in Figure 3a, a metal layer 40 is deposited, and a layer of photoresist 42 is spun onto it. As shown in Figure 3b, the layer of photoresist 42 is then photolithographically patterned into the desired form. As shown in Figure 3c, an etch step removes portions of the metal layer 40 where it is not protected by etched photoresist layer 42. As shown in Figure 3d, after the etch, the photoresist layer 42 is stripped, leaving metal rails 40 behind, with gaps between the rails 40, which can be filled by a dielectric 44. If desired, any overfill of the dielectric 44 can be removed, for example by chemical-mechanical planarization (CMP), to expose the metal rails 40 at a planarized surface.
[0028] To contrast the example shown in Figures 3a through 3d, Figure 4a illustrates the first step in forming metal rail-shaped conductors 46 using a Damascene method. First, a layer of photoresist 48 is spun onto a deposited oxide layer 50. As shown in Figure 4b, the layer of photoresist 48 is patterned. An etch step then forms trenches 52 in the oxide layer 50. hi Figure 4c, after removal of the photoresist layer 48, the layer of metal 46 is deposited to fill the trenches 52, and the overfill removed, for example by CMP, to form the rails 46, shown in Figure 4d.
[0029] hi the embodiment of the '030 patent, shown in Figure 1, the bottom conductors 28 and the top conductors 26 are formed by subtractive methods, hi some embodiments, it may be desirable to form these conductors using a Damascene method. [0030] Referring to Figure 5a, a graphic representation of a desired mask configuration is generally shown at 100. The mask configuration 100 has a "topography" that is very dense, i.e., there are many structures that are spaced very close together. In this embodiment, it is contemplated that the pattern for the desired mask configuration 100 is characterized as a 32 nanometer topography or pattern. As stated above, the desired mask configuration 100 is unattainable using the current tools available as those emersion tools reach their limit at approximately 45 nanometers.
[0031] Part of the solution incorporates the use of a double exposure. Referring to
Figure 5b, the double exposure is performed by using two separate mask configurations 110, 112. The first mask configuration 110 is used during the first exposure, whereas the second mask configuration 112 is used during the second exposure. In the embodiment shown in Figure 5b, the first mask configuration 110 and the second mask configuration 112 are different. It is contemplated that a single mask configuration could be used for both exposures of light to the photoresist (discussed subsequently), hi this instance where a single mask configuration is used, the mask is moved spatially between exposures to effect a two mask configuration simulation. If portions of the mask are unique, however, a first 110 and second 112 mask configuration will be required.
[0032] Referring to Figures 6a through 6e, stages of fabrication for a semiconductor device, generally shown at 114, are shown. The desire is to create a semiconductor device or wafer 114 that includes pillar structures 116 extending out therefrom perpendicularly whereby a dimension of the pillar structure 116 is on the order of 32 nanometers or less. While it is contemplated that the pillar structure 116 will eventually result in the fabrication of the junction diodes 22 discussed above, the pillar structures 116 may be used for any electronic component or device desired.
[0033] In Figures 6a through 6e, the bottom layer 118 is a metal conductor. The second layer from the metal conductor 118 is a layer of silicon 120. The silicon layer 120 is a layer used to create the junction diodes 22. Above the silicon layer 120 is a layer of hard mask 122. And finally, above the layer of hard mask 122 is a layer of photoresist 124. As semiconductor wafers 1 14 are processed, portions of layers or complete layers will be removed. Therefore, not all of the layers discussed above are shown in every Figure. In addition, the silicon layer 120 is a compilation of a plurality of regions that are doped differently to create the desired electrical effects in the pillar structures 116.
[0034] Referring specifically to Figure 6a, the semiconductor wafer 114 is shown with a portion of photoresist 124 removed. The photoresist layer 124 is acting as a positive resist whereby the method creates holes or vias 126 therein. Due to the limitations of the immersion tool and, hence, the exposure pattern, the dimensions of the vias 126 are small enough to use to create the pillar structures 116. The capabilities of the immersion tool are not, however, satisfactory in that the vias 126 are disposed from each other a distance greater than that which is desired.
[0035] Referring to Figure 6b, it is shown that the layer of photoresist 124 includes a second set of holes or vias 128. The second set of vias 128 were created during a processing step wherein the photoresist pattern is processed further in the layer of photoresist 124. This processing step occurs after the step of exposing the layer of photoresist 124 for the first time to create the first set of vias 126. This processing step to create the second set of vias 128 occurs prior to the step of etching (steps 131 and 133 in Figure 7) and thus reduces the dimensions of the photoresist pattern in the layer of photoresist 124. A second pattern of light is used to form the second set of vias 128. As alluded to above, this second pattern of light may be identical to the first pattern of light used to create the first set of vias 126 whereby the second pattern of light is merely displaced spatially from where the pattern of light was first shown to create the first set of vias 126. Alternatively, the second pattern of light may be a completely different pattern to render the desired resolution in the resulting pattern of vias 126, 128.
[0036] Referring to Figure 6c all of the vias 126, 128 are filled with a silicon material
130 (step 135 in Figure 7). After the silicon material 130 has filled the vias 126, 128, the layer of photoresist 124 is etched away at 137. This step is shown in Figure 6d. The silicon material 130 is used to protect the formation of the pillar structures 116 when the layer of hard mask 122 and the silicon layer 120 are etched. Once the pillar structures are formed, the silicon material 130 is removed. These two steps, step 139 in Figure 7, represent the transition between the semiconductor wafer 114 in Figure 6d and the semiconductor wafer 1 14 in 6e.
[0037] The silicon material 130 used is selected to provide additional dimensional control over the resulting pillar structures 116. In the embodiment discussed above, the vias 126, 128 define a CD that is almost as small as is desired. By way of example, where the desired CD is 32 nanometers, the vias 126, 128 reach a CD in the range of 35 nanometers to 45 nanometers. The silicon material 130 is used to take the dimensions provided by the vias 126, 128 and further shrink them to the desired dimension.
[0038] The silicon material 130 is a siloxane based Spin-On Glass (SOG). As is shown below, these SOGs are composed of a silicon-oxide caged structure suspended in a casting solvent, and are designed to form an oxide-like film with very good coating and via- filling properties. When baked, the SOG material 130 shrinks through a hydrolysis reaction that removes the hydroxyl group (OH) to form water as a byproduct, thereby condensing the SOG and forming a highly cross-linked network of Si-O chains that can be used as a hard mask for subsequent pillar structure etching. The formed oxide also selectively aligns to the predefined resist from the double exposure and can be easily removed in a buffered HF solution. The shrinking of the SOG in the vias 126, 128 creates a hard mask type structure in the vias 126, 128 that has a CD less than the CD of the vias 126, 128.
0 R OH
1 I I O - Si - 0 - Si -O - Si - O
I I I
O O O
I I I
R - (Si)O2 O -Si - O - Si - O
I I
[0039] ^ ^ [0040] The SOG material 130 includes organic end groups, depicted by R, to improve the coating and film tensile stress properties. The organic end groups consist of CH3 or C2H5 derivatives. It should be appreciated by those skilled in the art that variations of theses compositions can also be used. Other examples may include functional end groups that take the form of acid-cleavable or acid generating compounds The range of viscosity of these organic groups is designed to enhance the via-filling properties to create as uniform a via- filled hard mask as possible, while maintaining the strength of the SOG to withstand subsequent etching steps. In one embodiment, the SOG Material 130 is comprised of approximately 10% to 50% silicon. In some instances, the silicon level will be greater than 50%. It is the level of silicon that is incorporated into the backbone polymer chain that determines the etch rate in the oxygen plasma. Too much silicon may lead to other undesirable properties, such as defects and performance tradeoffs. The organic end groups are used to improve film coating properties and to reduce the tensile stress of the SOG material 130, which minimizes cracking. The ideal SOG material 130 is one that flows easily and fills small openings. While the percentage of organic material is designed to produce an SOG with high stress properties to reduce cracking, it is also capped so as to prevent the SOG material 130 from bonding to the photoresist, which would adversely affect subsequent etch steps.
[0041] Referring to Figure 7, the steps discussed above are set forth as each affects the semiconductor wafer 114 in Figure 6a through 6e. The steps in Figure 7 are disposed adjacent the steps shown occurring to the semiconductor wafer 114 in a direct relationship.
[0042] Referring to Figures 8a through 8d and Figure 9, a first alternative method for reducing the dimensions of the pillar structures on a semiconductor wafer 214 are shown, wherein like structures have reference numerals offset from the first embodiment discussed by 100. In summary, a layer of photoresist 224 extends over a layer of hard mask 222, which in turn is deposited over a layer of silicon 220. A metal conductor layer 218 extends below the silicon layer 220.
[0043] In the first step 232 (Figure 9), the layer of photoresist 224 is exposed to the first and second patterns of light. The result of this is the formation of the vias 226, 228. As with the embodiment discussed above, the exposure of the layer of photoresist 224 by the patterns of light is considered the first processing step of the semiconductor wafer 214. This embodiment differs from the first embodiment in that the second step of processing the photoresist pattern includes the step of applying a non-conducting coating over the photoresist pattern, including the filling of the vias 226, 228. Therefore, as distinguished from the first embodiment, the SOG material 130 is not yet applied to the semiconductor wafer 214.
[0044] The non-conducting coating 234 is formed of a material that will crosslink with the photoresist layer 224. The application of the non-conducting coating 234 at 236 (Figure 9) results in the reduction of the photoresist CD. This step 236 is also represented in Figure 8c with the dimensions of the vias 226 being reduced. The amount of cross-linking that may occur between the non-conducting coating 236 and the layer of photoresist 234 depends largely upon how long the non-conducting coating 236 is in contact with the layer of photoresist 224 and the temperature at which the semiconductor wafer 214 is. One such nonconducting coating that may be used in this embodiment is sold by AZ Electronic Materials, under license from Mitsubishi Chemicals. This product is sold under the trademark RELACS®. RELACS® works by selectively reacting with the residual acids in the layer of photoresist 224 to form a layer of cross-linked material that effectively reduces the distance between adjacent features. By way of example, RELACS® may be used for a one minute time period at a temperature in the range of 140 C and 180 C. It should be appreciated by those skilled in the art that if the composition of RELACS®, or any other non-conducting coating 236, is changed by the supplier, the ranges of time and temperature may change as well.
[0045] Once the cross-linking is complete, a surfactant based de-ionized solution is applied at 240 to remove the non-conducting coating 236 that remains uncross-linked to the layer of photoresist 224. With some newer grades of RELACS , deionized water (DI water) is all that is needed to remove the non-conducting coating that remains uncross-linked. From this stage, the method is identical to the process set forth in the preferred embodiment at a point represented by Figure 6c and step 135 in Figure 7 where the vias 226 are filled with silicon material (130 in Figures 6a through 6e). Therefore, these steps, while used to complete this first alternative embodiment, are not shown here for purposes of simplifying the disclosure. After this step, the photoresist will be etched away and the etching of the silicon and the hard mask to create the pillar structures 1 16 is performed to complete the formation of the pillar structures 116.
[0046] Referring to Figures 10a, 10b and Figure 11, a second alternative embodiment of the invention is shown. In this embodiment, reference numerals are offset by 200 from the first embodiment shown for like structures. In this embodiment, the first step of processing the layer of photoresist 324 includes the exposure of the layer of photoresist 324 with the first and second patterns of light at 332 to create the vias 326, 328. Once the vias 326, 328 are created, the layer of photoresist 324 is reflowed at 340 in Figure 11. The photoresist layer 324 is reflowed by applying a temperature to the semiconductor wafer 314 at an elevated temperature that is just above the glass transition temperature of the polymer used to fabricate the photoresist. By way of example, a temperature in the range of 150 C and 180 C for a time period in the range between one and two minutes would provide the adequate reflow of the photoresist to sufficiently reduce the CD to the desired dimensions. This temperature is a temperature that is high enough to allow the photoresist layer 324 to flow again, but low enough not to burn the photoresist layer 324 to the point of pure rigidity. This method is desirable because it adds no new materials to the process and only requires the elevation of temperature of the photoresist layer 324 in order to reduce the CD of the vias 326, 328 through a reflow process.
[0047] Once the CD of the vias 326, 328 is reduced, the method like the first alternative embodiment, is identical to the process set forth in the preferred embodiment and returns to the steps illustrated in Figures 6c through 6e and steps 135-139 in Figure 7. The method then continues through the steps identified in Figures 6c, 6d and 6e for the formation of the pillar structures 116.
[0048] Referring to Figures 12a through 12f and Figure 13, a third alternative embodiment of the method to reduce the CD of the pillar structures 416 is shown. This embodiment is a method that is the inverse of the previous embodiments. In these Figures, the similar structures from the first embodiment are offset by 300. Similar to the first embodiment, the layer of photoresist 424 is exposed to first and second patterns of light at 432. Once the vias 426, 428 are created from the exposure of the photoresist layer 424 by the patterns of light, the SOG material 430 is applied over the vias 426, 428 and the layer of photoresist 424 at 435. The application of the SOG material 430 is the first substep in the step of processing the semiconductor wafer 414 after the exposure of light to the photoresist layer 424.
[0049] The SOG material 430 is polished back with a CMP process at 444. This step, represented at 446 in Figure 13, exposes the layer of photoresist 424. Once exposed, the photoresist layer 424 is removed at 448. The photoresist layer 424 is removed in an asher process, which allows the SOG material 430 that filled the vias 426, 428 to remain. Using the SOG material 430 as a basis, the layer of hard mask 422 is etched away at 450 everywhere but underneath the SOG material 430. With all but the desired hard mask layer 422 removed, the pillar structures 416 are formed by etching the silicon thereunder at 452. This etch process also removes the SOG material 430, as is represented in Figure 12f.
[0050] Throughout this description, one layer has been described as being "above" or
- "below" another. It will be understood that these terms describe the position of layers and elements relative to the substrate upon which they are formed, in most embodiments a monocrystalline silicon wafer substrate; one feature is above another when it is farther from the wafer substrate, and below another when it is closer. Though clearly the wafer, or the die, can be rotated in any direction, the relative orientation of features on the wafer or die will not change. In addition, the drawings are purposefully not shown to scale and are merely representative of layers and processed layers.
[0051] The invention has been described in an illustrative manner. It is to be understood that the terminology, which has been used, is intended to be in the nature of words of description rather than of limitation.
[0052] Many modifications and variations of the invention are possible in light of the above teachings. Therefore, within the scope of the appended claims, the invention may be practiced other than as specifically described.

Claims

We Claim:
1. A method for creating pillar structures on a semiconductor wafer, the method comprising the steps of: providing a layer of semiconductor; applying a layer of photoresist; exposing the layer of photoresist with an initial pattern of light to affect the layer of photoresist; etching away the photoresist layer to provide a photoresist pattern to create the pillar structures; and processing the photoresist pattern in the layer of photoresist after the step of exposing the layer of photoresist and prior to the step of etching to reduce the dimensions of the photoresist pattern in the layer photoresist.
2. A method as set forth in claim 1 wherein the step of processing the photoresist pattern in the layer of photoresist includes the step of exposing subsequently the layer of photoresist with a second pattern of light different from the initial pattern of light to modify the photoresist pattern to reduce the dimensions of the photoresist pattern in the photoresist.
3. A method as set forth in claim 2 wherein the photoresist pattern in the layer of photoresist is a positive resist pattern such that holes are formed therein.
4. A method as set forth in claim 3 wherein the holes in photoresist are filling with a silicon material.
5. A method as set forth in claim 4 including the step of etching the layer of photoresist.
6. A method as set forth in claim 5 including the step of etching the semiconductor wafer to create the pillar structures, wherein the pillar structures define tops with the silicon material covering the tops of the pillar structures.
7. A method as set forth in claim 1 wherein the step of processing the photoresist pattern in the layer of photoresist includes the step of applying a layer of a non-conducting coating cross-links with the photoresist pattern to reduce the dimensions thereof.
8. A method as set forth in claim 7 wherein the photoresist pattern in the layer of photoresist is a positive resist pattern such that holes are formed therein.
9. A method as set forth in claim 8 wherein the holes define a diameter that is reduced when the non-conducting coating cross-links with the photoresist pattern.
10. A method as set forth in claim 9 including the step of removing the nonconducting coating that has not cross-linked with the photoresist pattern by applying a de- ionized solution thereto.
11. A method as set forth in claim 10 wherein the holes in photoresist are filling with a silicon material.
12. A method as set forth in claim 11 including the step of etching the layer of photoresist.
13. A method as set forth in claim 12 including the step of removing the silicon material from the tops of the pillar structures.
14. A method as set forth in claim 1 wherein the step of processing the photoresist pattern includes the step of baking the semiconductor wafer to reduce dimensions of the photoresist pattern by reflowing the photoresist to reduce the dimensions of the photoresist pattern.
15. A method as set forth in claim 14 wherein the photoresist pattern in the layer of photoresist is a positive resist pattern such that holes are formed therein.
16. A method as set forth in claim 15 wherein the holes in photoresist are filling with a silicon material.
17. A method as set forth in claim 16 including the step of etching the layer of photoresist.
18. A method for creating pillar structures on a semiconductor wafer, the method comprising the steps of: providing a layer of semiconductor; applying a layer of photoresist; exposing the layer of photoresist with an initial pattern of light to affect the layer of photoresist; etching away the photoresist layer to provide a photoresist pattern to create the pillar structures; exposing the layer of photoresist and prior to the step of etching to reduce the dimensions of the photoresist pattern in the layer photoresist; exposing subsequently the layer of photoresist with a second pattern of light different from the initial pattern of light to modify the photoresist pattern to reduce the dimensions of the photoresist pattern in the photoresist, wherein the photoresist pattern in the layer of photoresist is a positive resist pattern such that holes are formed therein; and filling the holes in the photoresist with a Spin On Glass material.
19. A method as set forth in claim 18 including the step of polishing the Spin On Glass material.
20. A method as set forth in claim 19 including the step of using a CMP process to polish the Spin On Glass material.
21. A method as set forth in claim 20 including the step of etching the layer of photoresist.
22. A method as set forth in claim 21 including the step of etching the semiconductor wafer to create the pillar structures, wherein the pillar structures define tops with the silicon material covering the tops of the pillar structures.
23. A method for creating pillar structures on a semiconductor wafer, the method comprising the steps of: providing a layer of semiconductor; applying a layer of photoresist; exposing the layer of photoresist with an initial pattern of light to affect the layer of photoresist; etching away the photoresist layer to provide a photoresist pattern to create the pillar structures; and processing the photoresist pattern in the layer of photoresist after the step of exposing the layer of photoresist and prior to the step of etching to reduce the dimensions of the photoresist pattern in the layer photoresist by applying a layer of a non-conducting coating cross-links with the photoresist pattern to reduce the dimensions thereof.
24. A method as set forth in claim 23 wherein the photoresist pattern in the layer of photoresist is a positive resist pattern such that holes are formed therein.
PCT/US2008/011215 2007-09-28 2008-09-26 Method for reducing pillar structure dimensions of a semiconductor device WO2009045347A1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/864,205 2007-09-28
US11/864,205 US7682942B2 (en) 2007-09-28 2007-09-28 Method for reducing pillar structure dimensions of a semiconductor device

Publications (1)

Publication Number Publication Date
WO2009045347A1 true WO2009045347A1 (en) 2009-04-09

Family

ID=40042753

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2008/011215 WO2009045347A1 (en) 2007-09-28 2008-09-26 Method for reducing pillar structure dimensions of a semiconductor device

Country Status (3)

Country Link
US (1) US7682942B2 (en)
TW (1) TW200931494A (en)
WO (1) WO2009045347A1 (en)

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7746680B2 (en) 2007-12-27 2010-06-29 Sandisk 3D, Llc Three dimensional hexagonal matrix memory array
US7732235B2 (en) * 2008-06-30 2010-06-08 Sandisk 3D Llc Method for fabricating high density pillar structures by double patterning using positive photoresist
RU2653131C2 (en) * 2014-03-06 2018-05-07 Тосиба Мемори Корпорейшн Magnetoresistive memory device
US10847376B2 (en) 2018-06-28 2020-11-24 Sandisk Technologies Llc In-situ deposition and etch process and apparatus for precision patterning of semiconductor devices
US10957648B2 (en) 2018-07-20 2021-03-23 Sandisk Technologies Llc Three-dimensional memory device containing contact via structure extending through source contact layer and dielectric spacer assembly
CN111968985B (en) * 2020-08-26 2023-08-15 长江存储科技有限责任公司 Method for manufacturing three-dimensional memory

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6221562B1 (en) * 1998-11-13 2001-04-24 International Business Machines Corporation Resist image reversal by means of spun-on-glass
US20020172901A1 (en) * 1998-11-09 2002-11-21 Nec Corporation Method of exposing a lattice pattern onto a photo-resist film
US20020182549A1 (en) * 2001-05-31 2002-12-05 Ya-Hui Chang Alternate exposure method for improving photolithography resolution

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6492075B1 (en) * 2000-06-16 2002-12-10 Advanced Micro Devices, Inc. Chemical trim process
US8637366B2 (en) * 2002-12-19 2014-01-28 Sandisk 3D Llc Nonvolatile memory cell without a dielectric antifuse having high- and low-impedance states
AU2003296988A1 (en) 2002-12-19 2004-07-29 Matrix Semiconductor, Inc An improved method for making high-density nonvolatile memory
JP3774713B2 (en) * 2003-10-15 2006-05-17 株式会社東芝 Contact hole formation method
KR100520240B1 (en) * 2004-01-08 2005-10-11 삼성전자주식회사 Pattern of photoresist and Method for manufacturing at the same
US7390616B2 (en) * 2005-01-12 2008-06-24 International Business Machines Corporation Method for post lithographic critical dimension shrinking using post overcoat planarization

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020172901A1 (en) * 1998-11-09 2002-11-21 Nec Corporation Method of exposing a lattice pattern onto a photo-resist film
US6221562B1 (en) * 1998-11-13 2001-04-24 International Business Machines Corporation Resist image reversal by means of spun-on-glass
US20020182549A1 (en) * 2001-05-31 2002-12-05 Ya-Hui Chang Alternate exposure method for improving photolithography resolution

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
"METHOD FOR GENERATING STRUCTURES SMALLER THAN NORMAL RESOLUTION LIMIT", IBM TECHNICAL DISCLOSURE BULLETIN, IBM CORP. NEW YORK, US, vol. 32, no. 3A, 1 August 1989 (1989-08-01), pages 420/421, XP000049411, ISSN: 0018-8689 *

Also Published As

Publication number Publication date
US7682942B2 (en) 2010-03-23
US20090087963A1 (en) 2009-04-02
TW200931494A (en) 2009-07-16

Similar Documents

Publication Publication Date Title
KR101487288B1 (en) Method for fabricating high density pillar structures by double patterning using positive photoresist
US7517796B2 (en) Method for patterning submicron pillars
US7786015B2 (en) Method for fabricating self-aligned complementary pillar structures and wiring
US7682942B2 (en) Method for reducing pillar structure dimensions of a semiconductor device
US20090087979A1 (en) Dual damascene with amorphous carbon for 3d deep via/trench application
KR20110041494A (en) Triangle two dimensional complementary patterning of pillars
KR20110117069A (en) Resist feature and removable spacer pitch doubling patterning method for pillar structures
US20140170847A1 (en) Method of forming crack free gap fill
KR100431810B1 (en) A semiconductor device and a manufacturing method for a metal-insulator-metal capacitor of semiconductor device
US8802561B1 (en) Method of inhibiting wire collapse
KR20080005494A (en) Method for reducing dielectric overetch when making contact to conductive features
US20110175192A1 (en) Semiconductor device and method for fabricating the same
KR101472754B1 (en) Liner for tungsten/silicon dioxide interface in memory
KR101997155B1 (en) Method of manufacturing a semiconductor device
KR100524969B1 (en) Method of manufacturing semiconductor device including 2-step etching for forming fuse cutting hole
US20110244683A1 (en) Fabricating Voids Using Slurry Protect Coat Before Chemical-Mechanical Polishing
KR20040038139A (en) Method of forming tungsten contact plug of semiconductor device

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 08836461

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 08836461

Country of ref document: EP

Kind code of ref document: A1