WO2009073326A1 - High power accufet and method of manufacture - Google Patents

High power accufet and method of manufacture Download PDF

Info

Publication number
WO2009073326A1
WO2009073326A1 PCT/US2008/083210 US2008083210W WO2009073326A1 WO 2009073326 A1 WO2009073326 A1 WO 2009073326A1 US 2008083210 W US2008083210 W US 2008083210W WO 2009073326 A1 WO2009073326 A1 WO 2009073326A1
Authority
WO
WIPO (PCT)
Prior art keywords
layer
trench
gate
conductivity type
region
Prior art date
Application number
PCT/US2008/083210
Other languages
French (fr)
Inventor
Andrei Konstantinov
Christopher Harris
Jan-Olov Svederg
Original Assignee
Cree, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Cree, Inc. filed Critical Cree, Inc.
Publication of WO2009073326A1 publication Critical patent/WO2009073326A1/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7827Vertical transistors
    • H01L29/7828Vertical transistors without inversion channel, e.g. vertical ACCUFETs, normally-on vertical MISFETs
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/417Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions carrying the current to be rectified, amplified or switched
    • H01L29/41725Source or drain electrodes for field effect devices
    • H01L29/41766Source or drain electrodes for field effect devices with at least part of the source or drain electrode having contact below the semiconductor surface, e.g. the source or drain electrode formed at least partially in a groove or with inclusions of conductor inside the semiconductor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42356Disposition, e.g. buried gate electrode
    • H01L29/4236Disposition, e.g. buried gate electrode within a trench, e.g. trench gate electrode, groove gate electrode
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66666Vertical transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0684Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape, relative sizes or dispositions of the semiconductor regions or junctions between the regions
    • H01L29/0692Surface layout
    • H01L29/0696Surface layout of cellular field-effect devices, e.g. multicellular DMOS transistors or IGBTs
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/08Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/0843Source or drain regions of field-effect devices
    • H01L29/0847Source or drain regions of field-effect devices of field-effect transistors with insulated gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/16Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic System
    • H01L29/1608Silicon carbide
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/20Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only AIIIBV compounds
    • H01L29/2003Nitride compounds

Definitions

  • the present invention relates to a short gate high power MOSFET, and a method of making a short gate high power UMOSFET.
  • SiC MOSFETs metal oxide semiconductor field effect transistor
  • inversion channel mobility is dramatically lower than in silicon based MOSFETs.
  • the relatively poor inversion channel mobility is due in large part to the gate oxidation process, whereby a rough interface between the gate oxide and the underlying silicon carbide is formed. Defects which occur at the gate oxide/siHcon carbide interface due to the rough interface reduce channel mobility.
  • a common approach to improving inversion channel mobility of silicon carbide MOSFETs focuses on reducing channel length, so that the distance traveled by carriers within the inversion channel underneath the gate is as short as possible. However, a problem encountered with this approach is that as channel length is reduced, breakdown voltage of the MOSFET device becomes limited.
  • the channel may open responsive to a high voltage applied to the drain even without a necessary voltage applied to the gate, to thus force the device into an on state when it should be off. This is commonly referred to as a short-channel effect, or an early turn-on effect.
  • a need thus exists to protect the channel of the device from excessive drain voltage, so as to prevent short channel effects such as the early turn-on effect.
  • Key aspects of short channel MOSFET design thus include limiting the impact of low channel mobility by reducing the length of the conduction path at the MOS interface, while at the same time preventing short-channel effects.
  • a semiconductor device includes in combination a substrate of a first conductivity type; a region of a second conductivity type within the substrate, the region extending from an upper surface of the substrate into the substrate, the second conductivity type opposite the first conductivity type; a first layer of the first conductivity type over the substrate and the region; a trench extending into the first layer, a bottom of the trench is within the first layer and a portion of the first layer is intermediate between the bottom of the trench and the region; a gate having gate sections over the portion of the first layer at the bottom of the trench and covering sidewalls of the trench, a central area of the portion of the first layer at the bottom of the trench exposed between the gate sections; an insulating layer covering an upper surface of the first layer and the gate sections, and within the trench covering the central area of the portion of the first layer at the bottom of the trench; and a source contact overlying the insulating layer, the source contact extending through the insulating layer and the central area of the portion of the portion of the
  • a vertical field effect transistor includes in combination a first layer of a first conductivity type; an implanted region of a second conductivity type extending into the first layer, the second conductivity type opposite the first conductivity type; a second layer of the first conductivity type on an upper surface of the first layer and an upper surface of the implanted region; a trench extending into the second layer above the implanted region, a portion of the second layer is disposed intermediate between a bottom of the trench and the implanted region, the implanted region extending laterally beyond sidewall ⁇ of the trench; a gate having gate sections within the trench and covering the sidewalls of the trench, a central area of the portion of the second layer at the bottom of the trench is exposed between the gate sections; an insulating layer covering the second layer and the gate sections, and within the trench; a source contact overlying the insulating layer, the source contact extending through the insulating layer within the trench and the central area of the portion of the second layer at the bottom of the trench
  • a method of manufacturing a semiconductor device includes in combination forming a first region in a substrate of a first conductivity type, the first region extending from an upper surface of the substrate into the substrate and having a second conductivity type that is opposite the first conductivity type; forming a first layer of the first conductivity type over the substrate and the first region; forming a trench extending into the first layer, a bottom of the trench is within the first layer and a portion of the first layer is intermediate between the bottom of the trench and the first region; forming a gate having gate sections over the portion of the first layer at the bottom of the trench and covering sidewalls of the trench, a central area of the portion of the first layer at the bottom of the trench is exposed between the gate sections; forming an insulating layer covering an upper surface of the first layer and the gate sections, and within the trench covering the central area of the portion of the first layer at the bottom of the trench; and forming a source contact overlying the insulating layer, the source contact extending
  • a method of manufacturing a vertical field effect transistor includes in combination providing a first layer of a first conductivity type; implanting a first region of a second conductivity type in the first layer, the second conductivity type being opposite the first conductivity type; forming a second layer of the first conductivity type on an upper surface of the first layer and an upper surface of the implanted region; forming a trench extending into the second layer above the implanted region, a portion of the second layer is disposed intermediate between a bottom of the trench and the first region, the first region extending laterally beyond sidewalls of the trench; forming a gate having gate sections within the trench and covering the sidewalls of the trench, a central area of the portion of the second layer at the bottom of the trench is exposed between the gate sections; forming an insulating layer covering the second layer and the gate sections, and within the trench; forming a source contact overlying the insulating layer, the source contact extending through the insulating layer within the trench and
  • FIG. 1 illustrates a cross-section of a structure of an embodiment along line 1-1 shown in Fig. 2;
  • Fig. 2 illustrates a plan view of the structure along sectional line 2-2 shown in Fig. 1 ;
  • FIG. 3 illustrates a cross-section of the structure after formation of an implanted region
  • Fig. 4 illustrates a cross-section of the structure after formation of another layer over the implanted region
  • Fig. 5 illustrates a cross-section of the structure after etching of a trench into the another layer
  • FIG. 6 illustrates a cross-section of the structure after formation of a spacer layer
  • Fig. 7 illustrates a cross-section of the structure after removal of the spacer layer to form spacers and after formation of a source contact region
  • Fig. 8 illustrates a cross-section of the structure after formation of a gate oxide layer
  • Fig. 9 illustrates a cross-section of the structure after formation of a gate layer
  • Fig. 10 illustrates a cross-section of the structure after removal of the gate layer to form a gate including gate sections
  • FIG. 11 illustrates a cross-section of the structure after etching to expose the implanted layer
  • Fig. 12 illustrates a cross-section of the device after formation of a source contact layer on the implanted region
  • Fig. 13 illustrates a cross-section of the structure after formation of a dielectric layer
  • Fig. 14 illustrates a cross-section of the structure after etching of the dielectric layer to expose the source contact layer.
  • Fig. 1 is a cross-sectional view and Rg. 2 is a plan view of a semiconductor device of an embodiment of the present invention.
  • the cross-sectional view in Fig. 1 is taken along sectional line 1-1 shown in Fig. 2.
  • the plan view of Fig. 2 is taken along sectional line 2-2 shown in Fig. 1.
  • substrate 10 includes a first main or upper surface 12 and a second main or bottom surface 14 opposing first main surface 12.
  • First and second main surfaces 12 and 14 may be characterized as front and back sides of substrate 10, whereby devices are disposed on or over first main surface 12.
  • substrate 10 is silicon carbide (SiC) having n-type conductivity and a thickness of about 300 to 500 ⁇ m, or about 400 ⁇ m. More particularly, although not shown in detail, substrate 10 includes an uppermost epilayer having a thickness in a range of about 5 ⁇ m - 30 ⁇ m and a dopant concentration of at least about 10 15 /cm 3 .
  • the epilayer is disposed on a base substrate having a standard thickness of at least 350 ⁇ m and a high dopant concentration of at least about 10 19 /cm 3 .
  • Substrate 10 may be doped with an n-type impurity such as nitrogen or phosphorous.
  • Substrate 10 however should not necessarily be limited as silicon carbide, or as having n-type conductivity, but may be other materials such as silicon or gallium nitride (GaN).
  • substrate 10 should not necessarily be limited as a single epitaxial layer on a single base substrate layer of silicon carbide or other substrate material, but may in general be a growth substrate with plural epitaxial layers grown thereon.
  • p-type region 20 is shown as extending from upper surface 12 of substrate 10, into substrate 10.
  • Region 20 may have a thickness or depth in the vertical or y-direction or about 0.4 ⁇ m, and may be doped with a p-type impurity such as aluminum, boron or beryllium.
  • Region 20 may have a dopant profile that is graded in a vertical or y-direction, as having a dopant concentration of at least about 10 18 /cm 3 near upper surface 22, and a somewhat lower dopant concentration of at least about 10 16 /cm 3 near the bottom of region 20.
  • region 20 extends along the z-direction.
  • region 20 should not necessarily be limited as having a dopant profile that is graded in the vertical direction, but may have a substantially uniform dopant concentration.
  • n-type silicon carbide layer 30 is disposed on an entirety of upper surface 12 of substrate 10, and also covering upper surface 22 of region 20.
  • Layer 30 may be epitaxially grown, and may have a total thickness of at least about 0.7 ⁇ m. More particularly, although not shown in detail, layer 30 may consist of multilayers to have a dopant profile that is graded in the vertical or y- direction.
  • layer 30 may include a first sublayer having a dopant concentration of about 10 16 /cm 3 and a thickness of about 0.2 ⁇ m on substrate 10 and region 20, and a second sublayer having a dopant concentration of about 10 17 /cm 3 and a thickness of about 0.5 ⁇ m on the first sublayer.
  • layer 30 should not necessarily be limited as merely having two sublayers as described, but may in general be a single growth layer of substantially uniform dopant concentration, or may consist of more than two sublayers.
  • the doping concentration and profile of layer 30 will determine the threshold characteristics of the device. A too high concentration or a too thick layer will result in a device with normally-on characteristics.
  • first trench 32 in an upper portion thereof over region 20, extending from upper surface 33 of layer 30, whereby trench bottom 34 of first trench 32 is within layer 30.
  • Portion 36 of layer 30 is intermediate or between trench bottom 34 of first trench 32 and upper surface 22 of region 20.
  • First trench 32 includes trench corner 31.
  • a narrow second trench 35 extends from trench bottom 34 of first trench 32 through intermediate portion 36 of layer 30, and exposes upper surface 22 of region 20.
  • Second trench 35 is in a substantially central region of trench 32.
  • Layer 30 further includes n + - type source contact area 38 disposed within intermediate portion 36 as extending from trench bottom 34 of first trench 32 to upper surface 22 of region 20, and as immediately surrounding second trench 35.
  • Source contact area 38 may have a dopant concentration of at least about 10 19 /cm 3 .
  • the structure shown in Fig. 1 also includes a pair of gate sections 64 disposed over trench bottom 34 at peripheral areas of first trench 32, as covering respective sidewalls of first trench 32.
  • gate sections 64 are polysilicon having a thickness in the vertical or y-direction of about 0.5 ⁇ m, and may be doped with boron or aluminum.
  • Gate oxide 50 having a thickness in a range of about 50 - 100 nm is disposed as on an entirety of upper surface 33 of layer 30, the sidewalls of first trench 32, and portions of trench bottom 34 of first trench 32.
  • Gate oxide 50 is intermediate between gate sections 64 and layer 30. It should be understood that gate sections 64 are disposed as having minimal overlap with source contact area 38. [0155] As further shown in Fig.
  • field dielectric 80 such as silicon nitride is disposed over the entirety of the substrate, particularly as over gate oxide 50 and gate sections 64.
  • Field dielectric 80 may have a thickness in the vertical or y-direction of about 1 ⁇ m.
  • Source contact 70 having a thickness of about 1 ⁇ m is disposed over the entirety of upper surface 84 of field dielectric 80, and includes extension 74 that extends through via 82 within field dielectric 80 to be in contact with upper surface 37 of source contact area 38, and through second trench 35 to be in contact with upper surface 22 of region 20.
  • Source contact 70 may be a multilayer including a nickel or titanium layer stacked on an aluminum layer.
  • source contact 70 may be a single layer of titanium, aluminum or other materials, or a multilayer having more than two layers.
  • the structure also includes drain contact 90 on lower or second surface 14 of substrate 10. Drain contact 90 may also be a multilayer including a nickel or titanium layer stacked on an aluminum layer, but may in the alternative be a single layer of nickel, titanium, or other materials, or a multilayer having more than two layers.
  • field dielectric 80 may be other materials such as silicon dioxide, instead of silicon nitride.
  • gate 60 includes gate sections 64 which extend along the z-direction shown in Fig. 1.
  • Extension 74 of source contact 70 extends downward in the vertical or y-direction between gate sections 64 to be in contact with first contact area 38 and region 20. That is, main gate contact 60 includes multiple gate sections 64 (which may hereinafter be referred to as gate contact fingers), and main source contact 70 includes multiple source contact extensions 74 (which may hereinafter be referred to as source contact fingers).
  • Gate contact fingers 64 and source contact fingers 74 extend substantially parallel with respect to each other along the z-direction.
  • first and second trenches 32 and 35 also extend along the z-direction, substantially along the entire length of gate contact fingers 64 and source contact fingers 74.
  • Multiple regions 20 are shown by dotted lines in Fig. 2, and are disposed respectively under a pair of gate contact fingers 64 and a corresponding source contact finger 74.
  • each region 20 extends widthwise underneath a corresponding first trench 32 (not shown) along the horizontal or x-direction substantially beyond the corresponding gate contact fingers 64 and the corresponding corners 31 of the first trench 32.
  • Regions 20 are disposed in a grid-like manner, and also extend lengthwise in the z- direction under the first and second trenches 32 and 35.
  • the semiconductor device as shown in Fig. 1 may thus be disposed as part of a multi-cell MOSFET design.
  • a grid MOSFET device may include various multiple contact fingers and regions 20 within the spirit and scope of the invention.
  • shape of main gate contact 60, the shape of regions 20, and the distances between source contact fingers 74 and gate contact fingers 64 may be exaggerated for clarity.
  • gate oxide 50 and field dielectric 80 are not shown in Fig. 2.
  • the device is designed to have a very short gate length in the horizontal or x-direction, particularly in a range of about 0.3 ⁇ m to 1.5 ⁇ m.
  • the gate must be protected from high electric fields that result from high drain voltages.
  • the device is protected from such high electric fields by region 20.
  • an inversion layer is formed in intermediate portion 36 (which may hereinafter be referred to as a channel) under gate sections 64.
  • the inversion layer within channel 36 carries current from source contact area 38 as applied from source contact 70, substantially in the horizontal or x-direction over region 20. The current subsequently flows in the vertical or y-direction through substrate 10 out drain contact 90.
  • the device operates as a vertical MOSFET.
  • the inversion layer is generated at both lateral sides of second trench 35 within channel 36, so that current flows from source contact 70 through layer 30 along both the left and right sides of second trench 35. During such a normal on-state as described, there is minimal potential drop within the device and the associated electric field is minimal.
  • a ground or negative potential is applied to gate sections 64, the value of which depends on the threshold of the device.
  • region 20 limits the electric field that penetrates to corner 31 of trench 32.
  • the MOSFET transitions from an on state with steady flow of electrons and very little potential difference across the device vertically, to an off state where suddenly the supply of electrons across channel 20 has been turned off.
  • the MOSFET is turned off, the supply of electrons is removed.
  • the depletion region begins to extend along intermediate portion 36, with an associated potential drop across this corresponding region. As the depletion region extends laterally in the horizontal or x-direction, the potential drop increases such that in the off-state, the full applied potential is dropped across the device.
  • Region 20 separates gate sections 64 from the highest electric field. The majority of the potential drop is taken up between region 20 and drain contact 90. If region 20 was not present, there would be a large potential drop between gate sections 64 and drain contact 90. This would result in a high electric field at corner 31 of first trench 32. However, because region 20 is present in the structure shown in Fig. 1 and is tied to a low potential at source contact 70, a large potential drop does not exist between gate sections 64 and upper surface 22 of region 20, and thus the electric field present at trench corner 31 is relatively low. There is a larger potential drop between the bottom of region 20 and drain contact 90, resulting in a relatively larger electric field therebetween. However, this relatively larger electric field is shielded from trench corner 31 by region 20. Region 20 can thus be characterized as splitting the potential realized across the structure.
  • FIG. 3-14 A method of making a semiconductor device as shown in Figs, t and 2 will now be described with respect to Figs. 3-14. It should be understood that this description will be presented with reference to cross-sections of the device taken along section line 1-1 in Fig.2. Moreover, this description follows wherein the semiconductor layers are silicon carbide, substrate 10 and layer 30 have n-type conductivity, and region 20 has p-type conductivity. However, one of ordinary skill should understand that the semiconductor layers may be other materials such as silicon noted previously for example, and that conductivity type may be reversed. The description that follows thus should not be construed as limiting.
  • silicon carbide substrate 10 is provided as including an epilayer on a base substrate.
  • the epilayer has a thickness in a range of about 5 ⁇ m - 30 ⁇ m with a dopant concentration in a range of at least about 10 15 /cm 3 .
  • the base substrate has a standard thickness of at least about 350 ⁇ m with a dopant concentration in a range of at least 10 19 /cm 3 .
  • the epilayer thickness and dopant concentration are selected based on the blocking voltage desired for the device.
  • the epilayer may be epitaxially grown on the base substrate using well known techniques such as metal organic chemical vapor deposition (MOCVD) to form substrate 10, which is shown in Fig. 3 as including upper surface 12 and an opposite bottom surface 14. Nitrogen or phosphorous may be used as the n-type dopants.
  • MOCVD metal organic chemical vapor deposition
  • an oxide layer is first deposited on upper surface 12 of substrate 10 using a plasma enhanced chemical vapor deposition (PECVD) or a low pressure CVD (LPCVD) process.
  • PECVD plasma enhanced chemical vapor deposition
  • LPCVD low pressure CVD
  • Ion implantation is then carried out using oxide mask 110 to form p-type region 20 within substrate 10.
  • Region 20 may be formed as having a depth of about 0.4 ⁇ m from upper surface 12 of substrate 10.
  • Aluminum, boron or beryllium may be used as the p-type dopant.
  • Ion implantation may be carried out so that region 20 may have a dopant profile that is graded in the vertical or y-direction.
  • an upper portion of region 20 may have a dopant concentration of at least about 10 18 /cm 3
  • a lower portion of region 20 may have a dopant concentration of at least about 10 ie /cm 3 .
  • the structure is annealed at a temperature of about 1600°C for about at least 5 minutes for example, to activate the impurities implanted therein.
  • Mask 110 is subsequently removed. [0210] Referring to Rg. 4, after removal of mask 110 shown in Fig.
  • n-type layer 30 having upper surface 33 is epitaxially regrown on the upper part of the structure by MOCVD for example, as particularly on upper surface 12 of substrate 10 and upper surface 22 of region 20.
  • Layer 30 may be epitaxially regrown to have a dopant profile that is graded in the vertical or y-direction. For example, although not shown in detail in Fig.
  • layer 30 may be epitaxially grown to have a total thickness of about 0.7 ⁇ m, as including a first sublayer on substrate 10/region 20 that has a dopant concentration of about 10 16 /cm 3 and a thickness of about 0.2 ⁇ m, and a second sublayer that has a dopant concentration of about 10 17 /cm 3 and a thickness of about 0.5 ⁇ m on the first sublayer.
  • the respective thicknesses and dopant concentrations of the sublayers are exemplary only, and may be selected according to design preference.
  • layer 30 may in the alternative be epitaxially regrown as having substantially uniform concentration.
  • an oxide layer is deposited on upper surface 33 of layer 30 by MOCVD for example.
  • the oxide layer is patterned using well-known photolithography to form oxide mask 120 that exposes a portion of upper surface 33 of layer 30 above region 20.
  • Layer 30 is subsequently etched using mask 120 and a dry etching technique such as reactive ion etching (RIE), to form first trench 32 having trench bottom 34 within layer 30.
  • First trench 32 may have a depth of about 0.5 ⁇ m from upper surface 33 of layer 30 to trench bottom 34 for example. As shown, intermediate portion 36 of layer 30 remains between trench bottom 34 and upper surface 22 of region 20.
  • ion implantation is carried out using mask 120, to set the final n-type dopant concentration of intermediate portion 36 that will form the channel under gate sections 64 shown in Fig. 1.
  • This final dopant concentration of intermediate portion 36 that will be disposed under gate sections 64 is set to about 5 X 10 16 /cm 3 .
  • the concentration accuracy achieved using implantation is superior to epitaxy, and the ability to adjust the final doping level in region 36 by implantation allows very accurate control of the threshold voltage of the device.
  • a silicon nitride layer 40 is regrown on the entirety of the structure using well-known techniques such as Plasma Enhanced Chemical Vapor Deposition (PECVD). As shown, silicon nitride layer 40 covers the upper surface of oxide mask 120, the side surfaces of oxide mask 120 above first trench 32, and the sidewalls and trench bottom 34 of first trench 32.
  • the thickness of layer 40 will determine the final active channel length and is chosen according to the high voltage design of the device. For example, layer 40 may have a thickness of about 0.3 to 1.5 microns.
  • Alternative dielectric materials such as silicon dioxide may be used dependent on the required implantation profile.
  • layer 40 is anisotropically etched using an RIE process, to remove portions of layer 40 from the upper surface of oxide mask 120 and from a central region of trench bottom 34. Due to the anisotropic nature of the etch, portions 42 of layer 40 remain as spacers covering the side surfaces of oxide mask 120 and the sidewalls of first trench 32, and on peripheral portions of trench bottom 34 near the sidewalls of first trench 32. Thereafter, another n + -type ion implantation is carried out using spacers 42 and oxide mask 120, to form n + -type source contact area 38 within layer 30 below the central region of trench bottom 34 between spacers 42. The dopant concentration of source contact area 38 is at least about 10 19 /cm 3 .
  • the above noted etching of silicon nitride layer 40 to form spacers 42 as described with respect to Fig. 7 defines the gate length of gate sections 64 shown in Fig. 1. That is, the gate length of gate sections 64 in Fig. 1 is bounded by source contact area 38, whereby the extent of source contact area 38 in the horizontal or x-direction is very accurately controlled by the growth and subsequent anisotropic etching of silicon nitride layer 40.
  • the gate length is thus defined by the growth of layer 40, so that a short gate length in a range of about 0.3 to 1.5 ⁇ m that would otherwise be less easily achieved using standard photolithography techniques used in power device manufacture.
  • gate oxide 50 having a thickness in a range of about 50 - 100 nm is grown by thermal oxidation at a temperature greater than about 1000°C. Gate oxidation 50 covers an entirety of the structure as shown in Fig. 8, as particularly on upper surface 33 of layer 30, on the sidewalls of first trench 32, and on trench bottom 34. Gate oxide 50 thus covers both intermediate portion (channel) 36 and source contact area 38.
  • a post- oxidation anneal in nitrous oxide may be carried out to improve oxide quality.
  • a combination of thin thermally grown oxide may be combined with a deposited gate oxide formed using a technique such as Low Pressure Chemical Vapor Deposition (LPCVD).
  • LPCVD Low Pressure Chemical Vapor Deposition
  • a gate layer 62 that may be poiycrystalline silicon having a thickness corresponding to the chosen channel length, i.e. largely equal to or greater than that of the silicon nitride later 40, is deposited on the entirety of gate oxide 50 using an LPCVD process at a temperature of about 650°C.
  • Gate layer 62 may be doped using boron or aluminum.
  • gate layer 62 is anisotropically etched using an RIE process, to remove portions of gate layer 62 from the top of gate oxide 50 above upper surface 33 of layer 30, and from the central region of trench bottom 34 above source contact area 38. Due to the anisotropic nature of the etch, portions of gate layer 62 remain as gate sections 64 on gate oxide 50 covering side surfaces of first trench 32 and over peripheral portions of trench bottom 34 near the sidewalls of first trench 32. Gate sections 64 respectively have a gate length in the vertical or x-direction in a range of about 0.3 to 1.5 ⁇ m. [0250] With reference to Fig. 11 , after etching as described with respect to Fig.
  • a resist layer is subsequently formed over the entirety of the structure, particularly as on gate oxide 50 over upper surface 33 of layer 30, on gate sections 64, and on gate oxide 50 within first trench 32 over source contact area 38.
  • the resist layer is subsequently patterned using well-known photolithography, to form resist mask 130 having a narrow opening that exposes gate oxide 50 on trench bottom 34 over source contact area 38.
  • a dry etch such as RIE is subsequently carried out using resist mask 130 to etch and remove exposed gate oxide 50, and to etch and remove source contact area 38 under the removed portion of gate oxide 50.
  • a narrow second trench 35 is thus formed through gate oxide 50 and source contact area 38, to expose upper surface 22 of region 20.
  • Resist mask 130 is subsequently removed. [0255] With reference to Fig. 12, after removal of resist mask 130 shown in Fig.
  • resist layer is subsequently formed on the entirety of the structure, as particularly on gate oxide 50 over upper surface 33 of layer 30, on gate sections 64, within first trench 32 on gate oxide 50, and within second trench 35 on upper surface 22 of region 20.
  • This resist layer is subsequently patterned using well-known photolithography, to form resist mask 140 which includes a narrow opening that exposes upper surface 22 of region 20 and portions of gate oxide 50 over source contact area 38.
  • a very short, controlled etch is subsequently carried out using resist mask 140, to remove exposed gate oxide 50 over source contact area 38.
  • upper surfaces 37 of source contact area 38 are exposed for subsequent contact metallization.
  • the resist mask is subsequently used in a "lift-off" process whereby a thin layer of metal such as nickel or titanium tungsten having a thickness of about 100 nm is deposited onto upper surfaces 37 of source contact area 38, and within second trench 35 on upper surface 22 of region 20.
  • a thin layer of metal such as nickel or titanium tungsten having a thickness of about 100 nm (not shown in Fig. 12) is also deposited onto the back-surface 14 of the substrate 10, as a preliminary drain contact layer.
  • the structure is then annealed at a temperature of 950°C to form ohmic metal contact 72. Resist mask 140 is thereafter removed.
  • field dielectric layer 80 which may be silicon nitride having a thickness of about 1 ⁇ m, is deposited over the entirety of the surface of the structure using PECVD for example.
  • Field dielectric layer 80 is particularly deposited on gate oxide 50 over upper surface 33 of layer 30, on gate sections 64, and within first and second trenches 32 and 35 on metal contact 72 and gate oxide 50.
  • a resist layer is subsequently formed on an entirety of upper surface 84 of field dielectric layer 80.
  • the resist layer is subsequently patterned using well-known photolithography, to form resist mask 150 as having a narrow opening aligned over metal contact 72.
  • a dry etch such as RIE is then carried out using resist mask 150, to remove field dielectric layer 80 and to thus form trench 82 that exposes metal contact 72. Resist mask 150 is then removed.
  • a metal layer is subsequently deposited over the entirety of the surface of the structure, as particularly on upper surface 84 of field dielectric 80 and to fill trench 82 on metal contact 72.
  • the metal layer may be a single metal layer of aluminum for instance, but in the alternative may be a multilayer stack including titanium and aluminum sublayers.
  • the metal layer as deposited on upper surface 84 of field dielectric layer 80 may have a thickness of about 1 ⁇ m.
  • Source contact 70 is thus formed, as including metal contact 72 (not shown in Fig. 1) and source finger 74.
  • drain contact 90 on the preliminary drain contact layer deposited on bottom surface 14 of substrate 10, wherein drain contact 90 may also be a single metal layer of titanium or aluminum for instance, but in the alternative may be a multilayer stack including titanium and aluminum sublayers.
  • drain contact 90 may also be a single metal layer of titanium or aluminum for instance, but in the alternative may be a multilayer stack including titanium and aluminum sublayers.
  • the orientation of the crystal is such that the epitaxial layers are grown on the "Si-face" of the crystal, but alternatively may also be grown on the "C- face".
  • the concepts described above should be applicable as well for the case where the conductivity types of substrate 10 and layer 30 are reversed to be p-type, and the conductivity type of region 20 is reversed to be n-type.
  • the potentials as applied to the gate contact, the source contact and the drain contact would be inverted, as would be understood by one of ordinary skill.

Abstract

A short gate high power metal oxide semiconductor field effect transistor formed in a trench includes a short gate having gate length defined by spacers within the trench. The transistor further includes a buried region that extends beneath the trench and beyond a corner of the trench, that effectively shields the gate from high drain voltage, to prevent short channel effects and resultantly improve device performance and reliability.

Description

TITLE OF THE INVENTION
HIGH POWER ACCUFET AND METHOD OF MANUFACTRUE
STATEMENT OF GOVERNMENT INTEREST
[0005] The present invention was developed with Government support under contract number FA8650-04-2-2410 awarded by the U.S. Air Force. The Government has certain rights in this invention.
BACKGROUND OF THE INVENTION
Field of the Invention
[0010] The present invention relates to a short gate high power MOSFET, and a method of making a short gate high power UMOSFET.
Description of the Background Art
[0015] In silicon carbide (SiC) MOSFETs (metal oxide semiconductor field effect transistor), inversion channel mobility is dramatically lower than in silicon based MOSFETs. The relatively poor inversion channel mobility is due in large part to the gate oxidation process, whereby a rough interface between the gate oxide and the underlying silicon carbide is formed. Defects which occur at the gate oxide/siHcon carbide interface due to the rough interface reduce channel mobility. [0020] A common approach to improving inversion channel mobility of silicon carbide MOSFETs focuses on reducing channel length, so that the distance traveled by carriers within the inversion channel underneath the gate is as short as possible. However, a problem encountered with this approach is that as channel length is reduced, breakdown voltage of the MOSFET device becomes limited. If the channel length is too short, the channel may open responsive to a high voltage applied to the drain even without a necessary voltage applied to the gate, to thus force the device into an on state when it should be off. This is commonly referred to as a short-channel effect, or an early turn-on effect. A need thus exists to protect the channel of the device from excessive drain voltage, so as to prevent short channel effects such as the early turn-on effect. Key aspects of short channel MOSFET design thus include limiting the impact of low channel mobility by reducing the length of the conduction path at the MOS interface, while at the same time preventing short-channel effects.
SUMMARY OF THE INVENTION
[0025] In accordance with a first embodiment, a semiconductor device includes in combination a substrate of a first conductivity type; a region of a second conductivity type within the substrate, the region extending from an upper surface of the substrate into the substrate, the second conductivity type opposite the first conductivity type; a first layer of the first conductivity type over the substrate and the region; a trench extending into the first layer, a bottom of the trench is within the first layer and a portion of the first layer is intermediate between the bottom of the trench and the region; a gate having gate sections over the portion of the first layer at the bottom of the trench and covering sidewalls of the trench, a central area of the portion of the first layer at the bottom of the trench exposed between the gate sections; an insulating layer covering an upper surface of the first layer and the gate sections, and within the trench covering the central area of the portion of the first layer at the bottom of the trench; and a source contact overlying the insulating layer, the source contact extending through the insulating layer and the central area of the portion of the first layer at the bottom of the trench, to contact the central area of the portion of the first layer at the bottom of the trench and the region. [0030] In accordance with another embodiment, a vertical field effect transistor includes in combination a first layer of a first conductivity type; an implanted region of a second conductivity type extending into the first layer, the second conductivity type opposite the first conductivity type; a second layer of the first conductivity type on an upper surface of the first layer and an upper surface of the implanted region; a trench extending into the second layer above the implanted region, a portion of the second layer is disposed intermediate between a bottom of the trench and the implanted region, the implanted region extending laterally beyond sidewallε of the trench; a gate having gate sections within the trench and covering the sidewalls of the trench, a central area of the portion of the second layer at the bottom of the trench is exposed between the gate sections; an insulating layer covering the second layer and the gate sections, and within the trench; a source contact overlying the insulating layer, the source contact extending through the insulating layer within the trench and the central area of the portion of the second layer at the bottom of the trench, to contact the implanted region and the second layer; and a drain contact on a bottom surface of the first layer, the bottom surface on a side of the first layer opposite the upper surface. [0035] In accordance with a further embodiment a method of manufacturing a semiconductor device includes in combination forming a first region in a substrate of a first conductivity type, the first region extending from an upper surface of the substrate into the substrate and having a second conductivity type that is opposite the first conductivity type; forming a first layer of the first conductivity type over the substrate and the first region; forming a trench extending into the first layer, a bottom of the trench is within the first layer and a portion of the first layer is intermediate between the bottom of the trench and the first region; forming a gate having gate sections over the portion of the first layer at the bottom of the trench and covering sidewalls of the trench, a central area of the portion of the first layer at the bottom of the trench is exposed between the gate sections; forming an insulating layer covering an upper surface of the first layer and the gate sections, and within the trench covering the central area of the portion of the first layer at the bottom of the trench; and forming a source contact overlying the insulating layer, the source contact extending through the insulating layer and the central area of the portion of the first layer at the bottom of the trench, to contact the central area of the portion of the first layer at the bottom of the trench and the first region.
[0040] In accordance with a still further embodiment, a method of manufacturing a vertical field effect transistor includes in combination providing a first layer of a first conductivity type; implanting a first region of a second conductivity type in the first layer, the second conductivity type being opposite the first conductivity type; forming a second layer of the first conductivity type on an upper surface of the first layer and an upper surface of the implanted region; forming a trench extending into the second layer above the implanted region, a portion of the second layer is disposed intermediate between a bottom of the trench and the first region, the first region extending laterally beyond sidewalls of the trench; forming a gate having gate sections within the trench and covering the sidewalls of the trench, a central area of the portion of the second layer at the bottom of the trench is exposed between the gate sections; forming an insulating layer covering the second layer and the gate sections, and within the trench; forming a source contact overlying the insulating layer, the source contact extending through the insulating layer within the trench and through the central area of the portion of the second layer at the bottom of the trench, to contact the implanted region and the second layer; and forming a drain contact on a bottom surface of the first layer, the bottom surface on a side of the first layer opposite the upper surface.
BRIEF DESCRIPTION OF THE DRAWINGS
[0045] The above and other objects and features of the present invention will become apparent from the following description of the preferred embodiments made in connection with the accompanying drawings, in which:
[0050] Fig. 1 illustrates a cross-section of a structure of an embodiment along line 1-1 shown in Fig. 2;
[0055] Fig. 2 illustrates a plan view of the structure along sectional line 2-2 shown in Fig. 1 ;
[0060] Fig. 3 illustrates a cross-section of the structure after formation of an implanted region;
[0065] Fig. 4 illustrates a cross-section of the structure after formation of another layer over the implanted region;
[0070] Fig. 5 illustrates a cross-section of the structure after etching of a trench into the another layer;
[0075] Fig. 6 illustrates a cross-section of the structure after formation of a spacer layer;
[0080] Fig. 7 illustrates a cross-section of the structure after removal of the spacer layer to form spacers and after formation of a source contact region;
[0085] Fig. 8 illustrates a cross-section of the structure after formation of a gate oxide layer;
[0090] Fig. 9 illustrates a cross-section of the structure after formation of a gate layer; [0095] Fig. 10 illustrates a cross-section of the structure after removal of the gate layer to form a gate including gate sections;
[0100] Fig. 11 illustrates a cross-section of the structure after etching to expose the implanted layer;
[0105] Fig. 12 illustrates a cross-section of the device after formation of a source contact layer on the implanted region;
[0110] Fig. 13 illustrates a cross-section of the structure after formation of a dielectric layer; and
[0115] Fig. 14 illustrates a cross-section of the structure after etching of the dielectric layer to expose the source contact layer.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS [0120] The present invention will now be described more fully hereinafter with reference to the accompanying drawings, in which preferred embodiments of the invention are shown. This invention may however be embodied in many different forms and should not be construed as limited to the embodiments set forth herein. Rather, the embodiments as described are provided so that this disclosure will be thorough and complete, and will fully convey the concept of the invention to those skilled in the art. In the drawings, the shape and thickness of the elements and layers may be exaggerated for clarity, and are not necessarily drawn to scale. Also, like reference numbers are used to refer to like elements throughout the application. Description of well known methods and materials are omitted. Also, this application may include aspects or features described in copending application Serial No. 11/855,595, which is hereby incorporated by reference in its entirety. [0125] Fig. 1 is a cross-sectional view and Rg. 2 is a plan view of a semiconductor device of an embodiment of the present invention. The cross-sectional view in Fig. 1 is taken along sectional line 1-1 shown in Fig. 2. The plan view of Fig. 2 is taken along sectional line 2-2 shown in Fig. 1.
[0130] As shown in Fig. 1 , substrate 10 includes a first main or upper surface 12 and a second main or bottom surface 14 opposing first main surface 12. First and second main surfaces 12 and 14 may be characterized as front and back sides of substrate 10, whereby devices are disposed on or over first main surface 12. In this embodiment as described, substrate 10 is silicon carbide (SiC) having n-type conductivity and a thickness of about 300 to 500 μm, or about 400 μm. More particularly, although not shown in detail, substrate 10 includes an uppermost epilayer having a thickness in a range of about 5 μm - 30 μm and a dopant concentration of at least about 1015/cm3. The epilayer is disposed on a base substrate having a standard thickness of at least 350 μm and a high dopant concentration of at least about 1019/cm3. Substrate 10 may be doped with an n-type impurity such as nitrogen or phosphorous. Substrate 10 however should not necessarily be limited as silicon carbide, or as having n-type conductivity, but may be other materials such as silicon or gallium nitride (GaN). Moreover, as noted above, substrate 10 should not necessarily be limited as a single epitaxial layer on a single base substrate layer of silicon carbide or other substrate material, but may in general be a growth substrate with plural epitaxial layers grown thereon.
[0135] As further shown in Fig. 1 , p-type region 20 is shown as extending from upper surface 12 of substrate 10, into substrate 10. Region 20 may have a thickness or depth in the vertical or y-direction or about 0.4 μm, and may be doped with a p-type impurity such as aluminum, boron or beryllium. Region 20 may have a dopant profile that is graded in a vertical or y-direction, as having a dopant concentration of at least about 1018/cm3 near upper surface 22, and a somewhat lower dopant concentration of at least about 1016/cm3 near the bottom of region 20. As should be understood in view of Fig. 2, region 20 extends along the z-direction. Incidentally, it should be understood that grading of the dopant concentration enables shaping of the depletion profile, which can help limit the depletion of channel regions between neighboring regions 20, to thus optimize resistance. However, region 20 should not necessarily be limited as having a dopant profile that is graded in the vertical direction, but may have a substantially uniform dopant concentration.
[0140] As further shown in Fig. 1 , n-type silicon carbide layer 30 is disposed on an entirety of upper surface 12 of substrate 10, and also covering upper surface 22 of region 20. Layer 30 may be epitaxially grown, and may have a total thickness of at least about 0.7 μm. More particularly, although not shown in detail, layer 30 may consist of multilayers to have a dopant profile that is graded in the vertical or y- direction. For example, layer 30 may include a first sublayer having a dopant concentration of about 1016/cm3 and a thickness of about 0.2 μm on substrate 10 and region 20, and a second sublayer having a dopant concentration of about 1017/cm3 and a thickness of about 0.5 μm on the first sublayer. However, layer 30 should not necessarily be limited as merely having two sublayers as described, but may in general be a single growth layer of substantially uniform dopant concentration, or may consist of more than two sublayers. The doping concentration and profile of layer 30 will determine the threshold characteristics of the device. A too high concentration or a too thick layer will result in a device with normally-on characteristics. [0145] Layer 30 in Fig. 1 includes a first trench 32 in an upper portion thereof over region 20, extending from upper surface 33 of layer 30, whereby trench bottom 34 of first trench 32 is within layer 30. Portion 36 of layer 30 is intermediate or between trench bottom 34 of first trench 32 and upper surface 22 of region 20. First trench 32 includes trench corner 31. A narrow second trench 35 extends from trench bottom 34 of first trench 32 through intermediate portion 36 of layer 30, and exposes upper surface 22 of region 20. Second trench 35 is in a substantially central region of trench 32. Layer 30 further includes n+ - type source contact area 38 disposed within intermediate portion 36 as extending from trench bottom 34 of first trench 32 to upper surface 22 of region 20, and as immediately surrounding second trench 35. Source contact area 38 may have a dopant concentration of at least about 1019/cm3. Although not particularly shown in the plan view of Fig. 2, first and second trenches 32 and 35 and source contact area 38 extend along the z-direction.
[01501 The structure shown in Fig. 1 also includes a pair of gate sections 64 disposed over trench bottom 34 at peripheral areas of first trench 32, as covering respective sidewalls of first trench 32. In this embodiment, gate sections 64 are polysilicon having a thickness in the vertical or y-direction of about 0.5 μm, and may be doped with boron or aluminum. Gate oxide 50 having a thickness in a range of about 50 - 100 nm is disposed as on an entirety of upper surface 33 of layer 30, the sidewalls of first trench 32, and portions of trench bottom 34 of first trench 32. Gate oxide 50 is intermediate between gate sections 64 and layer 30. It should be understood that gate sections 64 are disposed as having minimal overlap with source contact area 38. [0155] As further shown in Fig. 1 , field dielectric 80 such as silicon nitride is disposed over the entirety of the substrate, particularly as over gate oxide 50 and gate sections 64. Field dielectric 80 may have a thickness in the vertical or y-direction of about 1 μm. Source contact 70 having a thickness of about 1 μm is disposed over the entirety of upper surface 84 of field dielectric 80, and includes extension 74 that extends through via 82 within field dielectric 80 to be in contact with upper surface 37 of source contact area 38, and through second trench 35 to be in contact with upper surface 22 of region 20. Source contact 70 may be a multilayer including a nickel or titanium layer stacked on an aluminum layer. In the alternative, source contact 70 may be a single layer of titanium, aluminum or other materials, or a multilayer having more than two layers. The structure also includes drain contact 90 on lower or second surface 14 of substrate 10. Drain contact 90 may also be a multilayer including a nickel or titanium layer stacked on an aluminum layer, but may in the alternative be a single layer of nickel, titanium, or other materials, or a multilayer having more than two layers. Also, field dielectric 80 may be other materials such as silicon dioxide, instead of silicon nitride.
[0160] As shown in the plan view of Fig. 2, gate 60 includes gate sections 64 which extend along the z-direction shown in Fig. 1. Extension 74 of source contact 70 extends downward in the vertical or y-direction between gate sections 64 to be in contact with first contact area 38 and region 20. That is, main gate contact 60 includes multiple gate sections 64 (which may hereinafter be referred to as gate contact fingers), and main source contact 70 includes multiple source contact extensions 74 (which may hereinafter be referred to as source contact fingers). Gate contact fingers 64 and source contact fingers 74 extend substantially parallel with respect to each other along the z-direction. As noted previously, first and second trenches 32 and 35 (not shown in Fig.2) also extend along the z-direction, substantially along the entire length of gate contact fingers 64 and source contact fingers 74. Multiple regions 20 are shown by dotted lines in Fig. 2, and are disposed respectively under a pair of gate contact fingers 64 and a corresponding source contact finger 74. As may be appreciated in view of Fig. 2, each region 20 extends widthwise underneath a corresponding first trench 32 (not shown) along the horizontal or x-direction substantially beyond the corresponding gate contact fingers 64 and the corresponding corners 31 of the first trench 32. Regions 20 are disposed in a grid-like manner, and also extend lengthwise in the z- direction under the first and second trenches 32 and 35. The semiconductor device as shown in Fig. 1 may thus be disposed as part of a multi-cell MOSFET design. [0165] It should be understood that even though only three corresponding sets of gate contact fingers 64 and source contact finger 74 with corresponding regions 20 are shown in Fig. 2, the number of respective sets of gate contact fingers 64 and source contact finger 74 should not be limited as shown in Fig. 2. Such a grid MOSFET device may include various multiple contact fingers and regions 20 within the spirit and scope of the invention. Also, it should be understood that the shape of main gate contact 60, the shape of regions 20, and the distances between source contact fingers 74 and gate contact fingers 64 may be exaggerated for clarity. Also, for the sake of clarity, gate oxide 50 and field dielectric 80 are not shown in Fig. 2.
[0170] Operation of the semiconductor device of this embodiment will now be described hereinafter with reference to Fig. 1. As described previously, to reduce the impact of poor channel mobility, the device is designed to have a very short gate length in the horizontal or x-direction, particularly in a range of about 0.3 μm to 1.5 μm. However, in order to realize such a short channel region, the gate must be protected from high electric fields that result from high drain voltages. In this embodiment, the device is protected from such high electric fields by region 20. [0175] In detail, upon application of a positive potential to gate sections 64 shown in Fig. 1 through gate contact 60, an inversion layer is formed in intermediate portion 36 (which may hereinafter be referred to as a channel) under gate sections 64. The inversion layer within channel 36 carries current from source contact area 38 as applied from source contact 70, substantially in the horizontal or x-direction over region 20. The current subsequently flows in the vertical or y-direction through substrate 10 out drain contact 90. The device operates as a vertical MOSFET. The inversion layer is generated at both lateral sides of second trench 35 within channel 36, so that current flows from source contact 70 through layer 30 along both the left and right sides of second trench 35. During such a normal on-state as described, there is minimal potential drop within the device and the associated electric field is minimal. [0180] To turn off the device of Fig. 1 , a ground or negative potential is applied to gate sections 64, the value of which depends on the threshold of the device. As a result, carriers (electrons) are not attracted to the interface between channel 36 and gate oxide 50 under gate sections 64. The inversion layer within channel 36 thus no longer exists, and vertical flow of current across channel 36 thus stops. [0185] (n a conventional MOSFET structure of trench design that does not include a buried region such as region 20 as shown in Fig. 1 of the present application, immediately after the device is turned off by application of ground or negative potential to the gate, a large potential is present at the drain contact and a relatively low or zero potential is present at the source contact. Under such conditions, a high electric field is concentrated at the corners of the trench of the conventional MOSFET. The high electric field stresses the gate oxide within the trench, resulting in the occurrence of short channel effects and/or device failure.
[0190] In the semiconductor device of the embodiment in Fig. 1 of the present application, region 20 limits the electric field that penetrates to corner 31 of trench 32. In greater detail, at trench corner 31 of first trench 32, the MOSFET transitions from an on state with steady flow of electrons and very little potential difference across the device vertically, to an off state where suddenly the supply of electrons across channel 20 has been turned off. When the MOSFET is turned off, the supply of electrons is removed. The depletion region begins to extend along intermediate portion 36, with an associated potential drop across this corresponding region. As the depletion region extends laterally in the horizontal or x-direction, the potential drop increases such that in the off-state, the full applied potential is dropped across the device. However, region 20 in the device of Fig. 1 separates gate sections 64 from the highest electric field. The majority of the potential drop is taken up between region 20 and drain contact 90. If region 20 was not present, there would be a large potential drop between gate sections 64 and drain contact 90. This would result in a high electric field at corner 31 of first trench 32. However, because region 20 is present in the structure shown in Fig. 1 and is tied to a low potential at source contact 70, a large potential drop does not exist between gate sections 64 and upper surface 22 of region 20, and thus the electric field present at trench corner 31 is relatively low. There is a larger potential drop between the bottom of region 20 and drain contact 90, resulting in a relatively larger electric field therebetween. However, this relatively larger electric field is shielded from trench corner 31 by region 20. Region 20 can thus be characterized as splitting the potential realized across the structure.
[0195] A method of making a semiconductor device as shown in Figs, t and 2 will now be described with respect to Figs. 3-14. It should be understood that this description will be presented with reference to cross-sections of the device taken along section line 1-1 in Fig.2. Moreover, this description follows wherein the semiconductor layers are silicon carbide, substrate 10 and layer 30 have n-type conductivity, and region 20 has p-type conductivity. However, one of ordinary skill should understand that the semiconductor layers may be other materials such as silicon noted previously for example, and that conductivity type may be reversed. The description that follows thus should not be construed as limiting.
[0200] With reference to Fig. 3, although not shown in detail and as described previously, silicon carbide substrate 10 is provided as including an epilayer on a base substrate. The epilayer has a thickness in a range of about 5 μm - 30 μm with a dopant concentration in a range of at least about 1015/cm3. The base substrate has a standard thickness of at least about 350 μm with a dopant concentration in a range of at least 1019/cm3. The epilayer thickness and dopant concentration are selected based on the blocking voltage desired for the device. The epilayer may be epitaxially grown on the base substrate using well known techniques such as metal organic chemical vapor deposition (MOCVD) to form substrate 10, which is shown in Fig. 3 as including upper surface 12 and an opposite bottom surface 14. Nitrogen or phosphorous may be used as the n-type dopants.
[0205] To form p-type region 20, an oxide layer is first deposited on upper surface 12 of substrate 10 using a plasma enhanced chemical vapor deposition (PECVD) or a low pressure CVD (LPCVD) process. The oxide layer is then patterned using well-known photolithography to form oxide mask 110 as shown in Fig. 3. Ion implantation is then carried out using oxide mask 110 to form p-type region 20 within substrate 10. Region 20 may be formed as having a depth of about 0.4 μm from upper surface 12 of substrate 10. Aluminum, boron or beryllium may be used as the p-type dopant. Ion implantation may be carried out so that region 20 may have a dopant profile that is graded in the vertical or y-direction. For example, although not shown in Fig. 3, an upper portion of region 20 may have a dopant concentration of at least about 1018/cm3, and a lower portion of region 20 may have a dopant concentration of at least about 10ie/cm3. Subsequent ion implantation, the structure is annealed at a temperature of about 1600°C for about at least 5 minutes for example, to activate the impurities implanted therein. Mask 110 is subsequently removed. [0210] Referring to Rg. 4, after removal of mask 110 shown in Fig. 3, n-type layer 30 having upper surface 33 is epitaxially regrown on the upper part of the structure by MOCVD for example, as particularly on upper surface 12 of substrate 10 and upper surface 22 of region 20. Layer 30 may be epitaxially regrown to have a dopant profile that is graded in the vertical or y-direction. For example, although not shown in detail in Fig. 4, layer 30 may be epitaxially grown to have a total thickness of about 0.7 μm, as including a first sublayer on substrate 10/region 20 that has a dopant concentration of about 1016/cm3 and a thickness of about 0.2 μm, and a second sublayer that has a dopant concentration of about 1017/cm3 and a thickness of about 0.5 μm on the first sublayer. It should be understood that the respective thicknesses and dopant concentrations of the sublayers are exemplary only, and may be selected according to design preference. Moreover, although described as having a graded dopant profile in view of the sublayers, layer 30 may in the alternative be epitaxially regrown as having substantially uniform concentration.
[0215] Referring to Fig. 5, subsequent epitaxial regrowth of layer 30 shown in
Fig. 4, an oxide layer is deposited on upper surface 33 of layer 30 by MOCVD for example. The oxide layer is patterned using well-known photolithography to form oxide mask 120 that exposes a portion of upper surface 33 of layer 30 above region 20. Layer 30 is subsequently etched using mask 120 and a dry etching technique such as reactive ion etching (RIE), to form first trench 32 having trench bottom 34 within layer 30. First trench 32 may have a depth of about 0.5 μm from upper surface 33 of layer 30 to trench bottom 34 for example. As shown, intermediate portion 36 of layer 30 remains between trench bottom 34 and upper surface 22 of region 20. Subsequent to the etching, ion implantation is carried out using mask 120, to set the final n-type dopant concentration of intermediate portion 36 that will form the channel under gate sections 64 shown in Fig. 1. This final dopant concentration of intermediate portion 36 that will be disposed under gate sections 64 is set to about 5 X 1016/cm3. The concentration accuracy achieved using implantation is superior to epitaxy, and the ability to adjust the final doping level in region 36 by implantation allows very accurate control of the threshold voltage of the device.
[0220] With reference to Fig.6, after the ion implantation as described with respect to Fig. 5, a silicon nitride layer 40 is regrown on the entirety of the structure using well-known techniques such as Plasma Enhanced Chemical Vapor Deposition (PECVD). As shown, silicon nitride layer 40 covers the upper surface of oxide mask 120, the side surfaces of oxide mask 120 above first trench 32, and the sidewalls and trench bottom 34 of first trench 32. The thickness of layer 40 will determine the final active channel length and is chosen according to the high voltage design of the device. For example, layer 40 may have a thickness of about 0.3 to 1.5 microns. Alternative dielectric materials (such as silicon dioxide) may be used dependent on the required implantation profile.
[0225] With reference to Fig. 7, after formation of silicon nitride layer 40 as shown in Fig. 6, layer 40 is anisotropically etched using an RIE process, to remove portions of layer 40 from the upper surface of oxide mask 120 and from a central region of trench bottom 34. Due to the anisotropic nature of the etch, portions 42 of layer 40 remain as spacers covering the side surfaces of oxide mask 120 and the sidewalls of first trench 32, and on peripheral portions of trench bottom 34 near the sidewalls of first trench 32. Thereafter, another n+-type ion implantation is carried out using spacers 42 and oxide mask 120, to form n+-type source contact area 38 within layer 30 below the central region of trench bottom 34 between spacers 42. The dopant concentration of source contact area 38 is at least about 1019/cm3.
[0230] It should be understood that the above noted etching of silicon nitride layer 40 to form spacers 42 as described with respect to Fig. 7 defines the gate length of gate sections 64 shown in Fig. 1. That is, the gate length of gate sections 64 in Fig. 1 is bounded by source contact area 38, whereby the extent of source contact area 38 in the horizontal or x-direction is very accurately controlled by the growth and subsequent anisotropic etching of silicon nitride layer 40. The gate length is thus defined by the growth of layer 40, so that a short gate length in a range of about 0.3 to 1.5 μm that would otherwise be less easily achieved using standard photolithography techniques used in power device manufacture.
[0235] With reference to Fig. 8, after the implantation as described with respect to Fig. 7, spacers 42 and oxide mask 120 are removed by wet etching using hydrofluoric acid for example. The structure is then annealed at a low temperature of at least about 1200°C to activate the impurities within source contact area 38. Thereafter, gate oxide 50 having a thickness in a range of about 50 - 100 nm is grown by thermal oxidation at a temperature greater than about 1000°C. Gate oxidation 50 covers an entirety of the structure as shown in Fig. 8, as particularly on upper surface 33 of layer 30, on the sidewalls of first trench 32, and on trench bottom 34. Gate oxide 50 thus covers both intermediate portion (channel) 36 and source contact area 38. A post- oxidation anneal in nitrous oxide (NO or N2O) may be carried out to improve oxide quality. Alternatively a combination of thin thermally grown oxide may be combined with a deposited gate oxide formed using a technique such as Low Pressure Chemical Vapor Deposition (LPCVD). [0240] With reference to Fig. 9, after formation of gate oxide 50 as described with respect to Rg. 8, a gate layer 62 that may be poiycrystalline silicon having a thickness corresponding to the chosen channel length, i.e. largely equal to or greater than that of the silicon nitride later 40, is deposited on the entirety of gate oxide 50 using an LPCVD process at a temperature of about 650°C. Gate layer 62 may be doped using boron or aluminum.
[0245] With reference to Fig. 10, after formation of gate layer 62 shown in Fig. 9, gate layer 62 is anisotropically etched using an RIE process, to remove portions of gate layer 62 from the top of gate oxide 50 above upper surface 33 of layer 30, and from the central region of trench bottom 34 above source contact area 38. Due to the anisotropic nature of the etch, portions of gate layer 62 remain as gate sections 64 on gate oxide 50 covering side surfaces of first trench 32 and over peripheral portions of trench bottom 34 near the sidewalls of first trench 32. Gate sections 64 respectively have a gate length in the vertical or x-direction in a range of about 0.3 to 1.5 μm. [0250] With reference to Fig. 11 , after etching as described with respect to Fig.
10, a resist layer is subsequently formed over the entirety of the structure, particularly as on gate oxide 50 over upper surface 33 of layer 30, on gate sections 64, and on gate oxide 50 within first trench 32 over source contact area 38. The resist layer is subsequently patterned using well-known photolithography, to form resist mask 130 having a narrow opening that exposes gate oxide 50 on trench bottom 34 over source contact area 38. A dry etch such as RIE is subsequently carried out using resist mask 130 to etch and remove exposed gate oxide 50, and to etch and remove source contact area 38 under the removed portion of gate oxide 50. A narrow second trench 35 is thus formed through gate oxide 50 and source contact area 38, to expose upper surface 22 of region 20. Resist mask 130 is subsequently removed. [0255] With reference to Fig. 12, after removal of resist mask 130 shown in Fig.
11 , another resist layer is subsequently formed on the entirety of the structure, as particularly on gate oxide 50 over upper surface 33 of layer 30, on gate sections 64, within first trench 32 on gate oxide 50, and within second trench 35 on upper surface 22 of region 20. This resist layer is subsequently patterned using well-known photolithography, to form resist mask 140 which includes a narrow opening that exposes upper surface 22 of region 20 and portions of gate oxide 50 over source contact area 38. A very short, controlled etch is subsequently carried out using resist mask 140, to remove exposed gate oxide 50 over source contact area 38. Thus, upper surfaces 37 of source contact area 38 are exposed for subsequent contact metallization. The resist mask is subsequently used in a "lift-off" process whereby a thin layer of metal such as nickel or titanium tungsten having a thickness of about 100 nm is deposited onto upper surfaces 37 of source contact area 38, and within second trench 35 on upper surface 22 of region 20. A thin layer of metal such as nickel or titanium tungsten having a thickness of about 100 nm (not shown in Fig. 12) is also deposited onto the back-surface 14 of the substrate 10, as a preliminary drain contact layer. The structure is then annealed at a temperature of 950°C to form ohmic metal contact 72. Resist mask 140 is thereafter removed.
[0260] With reference to Fig. 13, after removal of resist mask 140 shown in Fig.
12, field dielectric layer 80 which may be silicon nitride having a thickness of about 1 μm, is deposited over the entirety of the surface of the structure using PECVD for example. Field dielectric layer 80 is particularly deposited on gate oxide 50 over upper surface 33 of layer 30, on gate sections 64, and within first and second trenches 32 and 35 on metal contact 72 and gate oxide 50. [0265] With reference to Fig. 14, after formation of field dielectric layer 80 as described with respect to Fig. 13, a resist layer is subsequently formed on an entirety of upper surface 84 of field dielectric layer 80. The resist layer is subsequently patterned using well-known photolithography, to form resist mask 150 as having a narrow opening aligned over metal contact 72. A dry etch such as RIE is then carried out using resist mask 150, to remove field dielectric layer 80 and to thus form trench 82 that exposes metal contact 72. Resist mask 150 is then removed.
[0270] With reference to Fig. 1 , after removal of resist mask 150 as shown in Fig.
14, a metal layer is subsequently deposited over the entirety of the surface of the structure, as particularly on upper surface 84 of field dielectric 80 and to fill trench 82 on metal contact 72. The metal layer may be a single metal layer of aluminum for instance, but in the alternative may be a multilayer stack including titanium and aluminum sublayers. The metal layer as deposited on upper surface 84 of field dielectric layer 80 may have a thickness of about 1 μm. Source contact 70 is thus formed, as including metal contact 72 (not shown in Fig. 1) and source finger 74. The device is completed by depositing drain contact 90 on the preliminary drain contact layer deposited on bottom surface 14 of substrate 10, wherein drain contact 90 may also be a single metal layer of titanium or aluminum for instance, but in the alternative may be a multilayer stack including titanium and aluminum sublayers. [0275] Although the present invention has been described in detail, the scope of the invention should not be limited by the corresponding description and figures. Although not specifically highlighted the crystal type of the silicon carbide described in this invention is assumed to be 4H, however, alternate crystal poiytypes such as 6H, 15R and 3C may also be used without impacting the design or method of operation of the device described. The orientation of the crystal is such that the epitaxial layers are grown on the "Si-face" of the crystal, but alternatively may also be grown on the "C- face". Also, the concepts described above should be applicable as well for the case where the conductivity types of substrate 10 and layer 30 are reversed to be p-type, and the conductivity type of region 20 is reversed to be n-type. In this alternative case, the potentials as applied to the gate contact, the source contact and the drain contact would be inverted, as would be understood by one of ordinary skill. These various changes and modifications of the embodiments, as would become apparent to one of ordinary skill, should be considered as within the spirit and scope of the invention.

Claims

WHAT IS CLAIMED IS:
1. A semiconductor device comprising: a substrate of a first conductivity type; a region of a second conductivity type within the substrate, the region extending from an upper surface of the substrate into the substrate, the second conductivity type opposite the first conductivity type; a first layer of the first conductivity type over the substrate and the region; a trench extending into the first layer, a bottom of the trench is within the first layer and a portion of the first layer is intermediate between the bottom of the trench and the region; a gate having gate sections over the portion of the first layer at the bottom of the trench and covering sidewalls of the trench, a central area of the portion of the first layer at the bottom of the trench exposed between the gate sections; an insulating layer covering an upper surface of the first layer and the gate sections, and within the trench covering the central area of the portion of the first layer at the bottom of the trench; and a source contact overlying the insulating layer, the source contact extending through the insulating layer and the central area of the portion of the first layer at the bottom of the trench, to contact the central area of the portion of the first layer at the bottom of the trench and the region.
2. The semiconductor device of claim 1 , wherein the substrate and the first layer are silicon carbide epitaxial layers.
3. The semiconductor device of claim 1 , wherein the first conductivity type is n-type, and the second conductivity type is p-type.
4. The semiconductor device of claim 1 , wherein the region is an implanted region.
5. The semiconductor device of claim 1, wherein the gate is polysilicon.
6. The semiconductor device of claim 1 , having a gate length in a range of about 0.3 to 1.5 μm.
7. The semiconductor device of claim 1 , wherein the region has a dopant concentration that is graded in the vertical direction.
8. The semiconductor device of claim 1 , further comprising: a plurality of additional regions of the second conductivity type within the substrate, the plurality of additional regions extending from the upper surface of the substrate into the substrate; a plurality of additional trenches extending into the first layer and having respective trench bottoms within the first layer, respective portions of the first layer intermediate between the trench bottoms and the additional regions; and a plurality of additional gates each having gate sections over the respective portions of the first layer at the trench bottoms and covering sidewafls of the additional trenches, central areas of the respective portions of the first layer at the trench bottoms exposed between the gate sections of the additional gates, wherein the source contact and the insulating layer overlie an entirely of the semiconductor device, and wherein the source contact extends through the insulating layer and the central areas of the respective portions of the first layer at the trench bottoms to be in contact with the central areas of the respective portions of the first layer at the trench bottoms and the additional regions.
9. A vertical field effect transistor comprising: a first layer of a first conductivity type; an Implanted region of a second conductivity type extending Into the first layer, the second conductivity type opposite the first conductivity type; a second layer of the first conductivity type on an upper surface of the first layer and an upper surface of the implanted region; a trench extending into the second layer above the implanted region, a portion of the second layer is disposed intermediate between a bottom of the trench and the implanted region, the implanted region extending laterally beyond sidewalls of the trench; a gate having gate sections within the trench and covering the sidewalls of the trench, a central area of the portion of the second layer at the bottom of the trench is exposed between the gate sections; an insulating layer covering the second layer and the gate sections, and within the trench; a source contact overlying the insulating layer, the source contact extending through the insulating layer within the trench and the central area of the portion of the second layer at the bottom of the trench, to contact the implanted region and the second layer; and a drain contact on a bottom surface of the first layer, the bottom surface on a side of the first layer opposite the upper surface.
10. The vertical field effect transistor of claim 9, wherein the first and second layers are silicon carbide epitaxial layers.
11. The vertical field effect transistor of claim 9, wherein the first conductivity type is n- type, and the second conductivity type is p-type.
12. The vertical field effect transistor of claim 9, wherein the gate is polysilicon.
13. The vertical field effect transistor of claim 9, wherein the implanted region has a dopant concentration that is graded in the vertical direction.
14. The vertical field effect transistor of claim 9, having a gate length in a range of about 0.3 to 1.5 μm.
15. A method of manufacturing a semiconductor device comprising: forming a first region in a substrate of a first conductivity type, the first region extending from an upper surface of the substrate into the substrate and having a second conductivity type that is opposite the first conductivity type; forming a first layer of the first conductivity type over the substrate and the first region; forming a trench extending into the first layer, a bottom of the trench is within the first layer and a portion of the first layer is intermediate between the bottom of the trench and the first region; forming a gate having gate sections over the portion of the first layer at the bottom of the trench and covering sidewalls of the trench, a central area of the portion of the first layer at the bottom of the trench is exposed between the gate sections; forming an insulating layer covering an upper surface of the first layer and the gate sections, and within the trench covering the central area of the portion of the first layer at the bottom of the trench; and forming a source contact overlying the insulating layer, the source contact extending through the insulating layer and the central area of the portion of the first layer at the bottom of the trench, to contact the central area of the portion of the first layer at the bottom of the trench and the first region.
16. The method of manufacturing a semiconductor device of claim 15, wherein said forming a gate comprises: depositing a gate layer over an entirety of the first layer and within the trench; and etching the gate layer to remove the gate layer from over the first layer, so that only portions of the gate layer remain covering the sidewalls of the trench as the gate sections.
17. The method of manufacturing a semiconductor device of claim 16, wherein the gate is polysilicon.
18. The method of manufacturing a semiconductor device of claim 15, further comprising forming a source contact area of relatively high dopant concentration in the portion of the first iayer at the bottom of the trench prior to said forming a gate, by implanting an impurity having the first conductivity type.
19. The method of manufacturing a semiconductor device of claim 15, wherein the first conductivity type is n-type and the second conductivity type is p-type.
20. The method of manufacturing a semiconductor device of claim 15, wherein the substrate and the first layer are epitaxially grown silicon carbide layers.
21. The method of manufacturing a semiconductor device of claim 15, wherein a dopant concentration of the first region is graded in a vertical direction.
22. The method of manufacturing a semiconductor device of claim 15, wherein gate length of the semiconductor device is in a range of about 0.3 to 1.5 μm.
23. A method of manufacturing a vertical field effect transistor comprising: providing a first layer of a first conductivity type; implanting a first region of a second conductivity type in the first layer, the second conductivity type being opposite the first conductivity type; forming a second layer of the first conductivity type on an upper surface of the first layer and an upper surface of the implanted region; forming a trench extending into the second layer above the implanted region, a portion of the second layer is disposed intermediate between a bottom of the trench and the first region, the first region extending laterally beyond sidewalls of the trench; forming a gate having gate sections within the trench and covering the sidewalls of the trench, a central area of the portion of the second layer at the bottom of the trench is exposed between the gate sections; forming an insulating layer covering the second layer and the gate sections, and within the trench; forming a source contact overlying the insulating layer, the source contact extending through the insulating layer within the trench and through the central area of the portion of the second layer at the bottom of the trench, to contact the implanted region and the second layer; and forming a drain contact on a bottom surface of the first layer, the bottom surface on a side of the first layer opposite the upper surface.
24. The method of manufacturing a vertical field effect transistor of claim 23, wherein said forming a gate comprises: depositing a gate layer over an entirety of the second layer and within the trench; and etching the gate layer to remove the gate layer from over the second layer, so that only portions of the gate layer remain covering the sidewalis of the trench as the gate sections.
25. The method of manufacturing a vertical field effect transistor of claim 24, wherein the gate is polysilicon.
26. The method of manufacturing a vertical field effect transistor of claim 23, further comprising forming a source contact area of relatively high dopant concentration in the portion of the second layer at the bottom of the trench prior to said forming a gate, by implanting an impurity having the first conductivity type.
27. The method of manufacturing a vertical field effect transistor of claim 23, wherein the first conductivity type is n-type and the second conductivity type is p-type.
28. The method of manufacturing a vertical field effect transistor of claim 23, wherein the first and second layers are epitaxiafly grown silicon carbide layers.
29. The method of manufacturing a vertical field effect transistor of claim 23, wherein a dopant concentration of the first region is graded in a vertical direction.
30. The method of manufacturing a vertical field effect transistor of claim 23, wherein a gate length of the vertical field effect transistor is in a range of about 0.3 to 1.5 μm.
PCT/US2008/083210 2007-12-03 2008-11-12 High power accufet and method of manufacture WO2009073326A1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/949,221 2007-12-03
US11/949,221 US8084813B2 (en) 2007-12-03 2007-12-03 Short gate high power MOSFET and method of manufacture

Publications (1)

Publication Number Publication Date
WO2009073326A1 true WO2009073326A1 (en) 2009-06-11

Family

ID=40328618

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2008/083210 WO2009073326A1 (en) 2007-12-03 2008-11-12 High power accufet and method of manufacture

Country Status (2)

Country Link
US (1) US8084813B2 (en)
WO (1) WO2009073326A1 (en)

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8188484B2 (en) 2008-12-25 2012-05-29 Rohm Co., Ltd. Semiconductor device
JP5588671B2 (en) 2008-12-25 2014-09-10 ローム株式会社 Manufacturing method of semiconductor device
US20110042685A1 (en) * 2009-08-18 2011-02-24 Qs Semiconductor Australia Pty Ltd Substrates and methods of fabricating epitaxial silicon carbide structures with sequential emphasis
JP2011134910A (en) 2009-12-24 2011-07-07 Rohm Co Ltd Sic field effect transistor
US9054183B2 (en) * 2012-07-13 2015-06-09 United Silicon Carbide, Inc. Trenched and implanted accumulation mode metal-oxide-semiconductor field-effect transistor

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1997036313A2 (en) * 1996-03-27 1997-10-02 Abb Research Limited A FIELD CONTROLLED SEMICONDUCTOR DEVICE OF SiC AND A METHOD FOR PRODUCTION THEREOF
US20020139992A1 (en) * 2001-03-30 2002-10-03 Rajesh Kumar Silicon carbide semiconductor device and method of fabricating the same

Family Cites Families (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4839702A (en) * 1987-11-20 1989-06-13 Bell Communications Research, Inc. Semiconductor device based on charge emission from a quantum well
US5283201A (en) * 1988-05-17 1994-02-01 Advanced Power Technology, Inc. High density power device fabrication process
EP0676814B1 (en) * 1994-04-06 2006-03-22 Denso Corporation Process of producing trench semiconductor device
US5510281A (en) * 1995-03-20 1996-04-23 General Electric Company Method of fabricating a self-aligned DMOS transistor device using SiC and spacers
JP3158973B2 (en) * 1995-07-20 2001-04-23 富士電機株式会社 Silicon carbide vertical FET
US5637898A (en) * 1995-12-22 1997-06-10 North Carolina State University Vertical field effect transistors having improved breakdown voltage capability and low on-state resistance
US5923051A (en) * 1996-04-24 1999-07-13 Abb Research Ltd. Field controlled semiconductor device of SiC and a method for production thereof
US5719409A (en) * 1996-06-06 1998-02-17 Cree Research, Inc. Silicon carbide metal-insulator semiconductor field effect transistor
US6168695B1 (en) * 1999-07-12 2001-01-02 Daniel J. Woodruff Lift and rotate assembly for use in a workpiece processing station and a method of attaching the same
GB2327295A (en) * 1997-07-11 1999-01-20 Plessey Semiconductors Ltd MOS controllable power semiconductor device
SE9704149D0 (en) * 1997-11-13 1997-11-13 Abb Research Ltd A semiconductor device of SiC and a transistor of SiC having an insulated gate
JP4132011B2 (en) * 1998-10-09 2008-08-13 関西電力株式会社 Field effect semiconductor device
US6351009B1 (en) * 1999-03-01 2002-02-26 Fairchild Semiconductor Corporation MOS-gated device having a buried gate and process for forming same
JP3647802B2 (en) * 2001-01-25 2005-05-18 株式会社東芝 Horizontal semiconductor device
US6855981B2 (en) * 2001-08-29 2005-02-15 Denso Corporation Silicon carbide power device having protective diode
JP4865166B2 (en) * 2001-08-30 2012-02-01 新電元工業株式会社 Transistor manufacturing method, diode manufacturing method
US7282739B2 (en) * 2002-04-26 2007-10-16 Nissan Motor Co., Ltd. Silicon carbide semiconductor device
JP2004335990A (en) * 2003-03-10 2004-11-25 Fuji Electric Device Technology Co Ltd Mis type semiconductor device
DE10350684B4 (en) * 2003-10-30 2008-08-28 Infineon Technologies Ag Method for producing a power transistor arrangement and power transistor arrangement produced by this method
JP4721653B2 (en) * 2004-05-12 2011-07-13 トヨタ自動車株式会社 Insulated gate semiconductor device
US7276794B2 (en) * 2005-03-02 2007-10-02 Endevco Corporation Junction-isolated vias
US7807536B2 (en) * 2006-02-10 2010-10-05 Fairchild Semiconductor Corporation Low resistance gate for power MOSFET applications and method of manufacture
US7800185B2 (en) * 2007-01-28 2010-09-21 Force-Mos Technology Corp. Closed trench MOSFET with floating trench rings as termination

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1997036313A2 (en) * 1996-03-27 1997-10-02 Abb Research Limited A FIELD CONTROLLED SEMICONDUCTOR DEVICE OF SiC AND A METHOD FOR PRODUCTION THEREOF
US20020139992A1 (en) * 2001-03-30 2002-10-03 Rajesh Kumar Silicon carbide semiconductor device and method of fabricating the same

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
ADACHI K ET AL: "8.5->tex<$hbox mOmega cdot hbox cm<2>$>/tex<600-V Double-Epitaxial MOSFETs in 4H-SiC", IEEE ELECTRON DEVICE LETTERS, IEEE SERVICE CENTER, NEW YORK, NY, US, vol. 25, no. 5, 1 May 2004 (2004-05-01), pages 292 - 294, XP011112081, ISSN: 0741-3106 *
SINGH R ET AL: "DEVELOPMENT OF HIGH-CURRENT 4H-SIC ACCUFET", IEEE TRANSACTIONS ON ELECTRON DEVICES, IEEE SERVICE CENTER, PISACATAWAY, NJ, US, vol. 50, no. 2, 1 February 2003 (2003-02-01), pages 471 - 478, XP001158071, ISSN: 0018-9383 *

Also Published As

Publication number Publication date
US8084813B2 (en) 2011-12-27
US20090140326A1 (en) 2009-06-04

Similar Documents

Publication Publication Date Title
US8946726B2 (en) Grid-UMOSFET with electric field shielding of gate oxide
TWI390637B (en) Silicon carbide devices with hybrid well regions and methods of fabricating silicon carbide devices with hybrid well regions
EP1909331B1 (en) Trench-gate vertical MOSFET manufacturing method
US7355223B2 (en) Vertical junction field effect transistor having an epitaxial gate
US9117850B2 (en) Method and system for a gallium nitride vertical JFET with self-aligned source and gate
US7279368B2 (en) Method of manufacturing a vertical junction field effect transistor having an epitaxial gate
US7608510B2 (en) Alignment of trench for MOS
US20130153995A1 (en) Semiconductor device and method for manufacturing the same
EP2482321A2 (en) Method of fabricating a deep trench insulated gate bipolar transistor
US20110018004A1 (en) Semiconductor device with large blocking voltage and manufacturing method thereof
EP1965436B1 (en) Silicon carbide self-aligned epitaxial mosfet and method of manufacturing thereof
US8716078B2 (en) Method and system for a gallium nitride vertical JFET with self-aligned gate metallization
US20110198616A1 (en) Semiconductor device and method for manufacturing same
EP2200087A1 (en) Deep trench insulated gate bipolar transistor
CN111048420B (en) Method for manufacturing lateral double-diffused transistor
EP3024018B1 (en) Semiconductor device
US20080227269A1 (en) Termination trench structure for mosgated device and process for its manufacture
US8084813B2 (en) Short gate high power MOSFET and method of manufacture
US11594629B2 (en) Semiconductor device
US8841708B2 (en) Method and system for a GAN vertical JFET with self-aligned source metallization
KR100691598B1 (en) Method for manufacturing semiconductor device
CN109888010A (en) AlGaN/GaN hetero-junctions vertical-type field effect transistor with p-type shielded layer and preparation method thereof

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 08856730

Country of ref document: EP

Kind code of ref document: A1

DPE2 Request for preliminary examination filed before expiration of 19th month from priority date (pct application filed from 20040101)
NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 08856730

Country of ref document: EP

Kind code of ref document: A1